Realizing In-Memory Computing using Reliable Differential 8T SRAM for Improved Latency

被引:0
|
作者
Dahiya, Ayush [1 ]
Mittal, Poornima [1 ]
Rohilla, Rajesh [2 ]
机构
[1] Delhi Technol Univ, Dept Elect & Commun, New Delhi, India
[2] Delhi Technol Univ, Dept Elect & Commun, Delhi, India
关键词
SRAM cell; in-memory computing; von Neumann bottleneck; latency; throughput; MACRO; CELL;
D O I
10.1145/3696666
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Traditional von Neumann computing architectures suffer from high energy and lower speed as compared to the requirements of modern applications like those required in neural network accelerators. A modified differential eight transistor (8+T) static random access memory (SRAM)-based in-memory computing (IMC) structure was presented for realizing bit-wise Boolean logic operations. The 8+T SRAM-IMC is designed at the 32 nm technology node with throughput of 2.1849, 2.4815, 2.5795, 2.6240, 2.6495, 2.6619, 2.6690, 2.6732, and 2.6749 giga outputs per second for 0.5 to 1.3 V supply voltage range, respectively. The differential 8T cell used to implement logic operations supports NAND and NOR operations with minimal overhead while also performing the standard storage operation with added stability over the conventional 6T and 8T SRAM cells. The SRAM-IMC offers reliable Boolean logic operations by using asymmetric sensing strategy for all process corners, TT, SS, SF, FS, and FF for an operating temperature range of 220 K to 400 K. Monte Carlo simulation considering global threshold voltage deviation of 50 mV was performed for various operating conditions to study the impact of variations on design parameters such as latency.
引用
收藏
页数:15
相关论文
共 50 条
  • [41] Computing in-memory reconfigurable (accurate/approximate) adder design with negative capacitance FET 6T-SRAM for energy efficient AI edge devices
    Venu, Birudu
    Kadiyam, Tirumalarao
    Penumalli, Koteswararao
    Yellampalli, Sivasankar
    Vaddi, Ramesh
    SEMICONDUCTOR SCIENCE AND TECHNOLOGY, 2024, 39 (05)
  • [42] Impact of Analog Non-Idealities on the Design Space of 6T-SRAM Current-Domain Dot-Product Operators for In-Memory Computing
    Kneip, Adrian
    Bol, David
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2021, 68 (05) : 1931 - 1944
  • [43] Implementation of Functionally Complete Boolean Logic and 8-bit Adder in CMOS Compatible 1T1R RRAMs for In-Memory Computing
    Wang, Z. R.
    Li, Y.
    Su, Y. T.
    Zhou, Y. X.
    Yin, K. S.
    Cheng, L.
    Chang, T. C.
    Xue, K. H.
    Sze, S. M.
    Miao, X. S.
    2018 IEEE 10TH INTERNATIONAL MEMORY WORKSHOP (IMW), 2018, : 62 - 65
  • [44] Energy-efficient charge sharing-based 8T2C SRAM in-memory accelerator for binary neural networks in 28nm CMOS
    Oh, Hyunmyung
    Kim, Hyungjun
    Ahn, Daehyun
    Park, Jihoon
    Kim, Yulhwa
    Lee, Inhwan
    Kim, Jae-Joon
    IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE (A-SSCC 2021), 2021,
  • [45] Cascade and Extensible In-Memory Arithmetic Computing in 2T1R ReRAM Arrays Using Time-Sum-Logic Design
    Zhu, Wei
    He, Yi-Xing
    Li, Hao-Nan
    Liu, Xian-Qin
    Zhang, Siwen
    Wang, Lei
    Zhu, Jiang
    Wang, Yue-Qi
    Zhang, Jincheng
    Hao, Yue
    Ma, Haijiao Harsan
    IEEE ACCESS, 2024, 12 : 104081 - 104090
  • [46] A Reconfigurable 16Kb AND8T SRAM Macro With Improved Linearity for Multibit Compute-In Memory of Artificial Intelligence Edge Devices
    Sharma, Vishal
    Kim, Ju-Eon
    Kim, Hyunjoon
    Lu, Lu
    Kim, Tony Tae-Hyoung
    IEEE JOURNAL ON EMERGING AND SELECTED TOPICS IN CIRCUITS AND SYSTEMS, 2022, 12 (02) : 522 - 535
  • [47] A 266.7 TOPS/W Computing-in Memory Using Single-Ended 6T 4-kb SRAM in 16-nm FinFET CMOS Process
    Lo, Cheng-Yao
    Tolentino, Lean Karlo Santos
    Ke, Jhih-Ying
    Walling, Jeffrey S.
    Yi, Yang
    Wang, Chua-Chin
    2024 IEEE 6TH INTERNATIONAL CONFERENCE ON AI CIRCUITS AND SYSTEMS, AICAS 2024, 2024, : 90 - 94
  • [48] A carbon nano-tube field effect transistor based stable, low-power 8T static random access memory cell with improved write access time
    Sachdeva, Ashish
    Kumar, Deepak
    Abbasian, Erfan
    AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2023, 162
  • [49] A 40-nm CMOS Multifunctional Computing-in-Memory (CIM) Using Single-Ended Disturb-Free 7T 1-Kb SRAM
    Wang, Chua-Chin
    Tolentino, Lean Karlo S.
    Huang, Chia-Yi
    Yeh, Chia-Hung
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2021, 29 (12) : 2172 - 2185
  • [50] A 1-to-4b 16.8-POPS/W 473-TOPS/mm2 6T-based In-Memory Computing SRAM in 22nm FD-SOI with Multi-Bit Analog Batch-Normalization
    Kneip, Adrian
    Lefebvre, Martin
    Verecken, Julien
    Bol, David
    ESSCIRC 2022- IEEE 48TH EUROPEAN SOLID STATE CIRCUITS CONFERENCE (ESSCIRC), 2022, : 157 - 160