Low-Power FPGA-Based Spiking Neural Networks for Real-Time Decoding of Intracortical Neural Activity

被引:0
|
作者
Martis, Luca [1 ]
Leone, Gianluca [1 ]
Raffo, Luigi [1 ]
Meloni, Paolo [1 ]
机构
[1] Univ Cagliari, Dept Elect & Elect Engn, I-09123 Cagliari, Italy
关键词
Decoding; Field programmable gate arrays; Accuracy; Spiking neural networks; Real-time systems; Signal processing algorithms; Microelectrodes; Hardware; Biological neural networks; Training; FPGA; low power; neural decoding; real time; spike detection; spiking neural network (SNN); BRAIN;
D O I
10.1109/JSEN.2024.3487021
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Brain-machine interfaces (BMIs) are systems designed to decode neural signals and translate them into commands for external devices. Intracortical microelectrode arrays (MEAs) represent a significant advancement in this field, offering unprecedented spatial and temporal resolutions for monitoring brain activity. However, processing data from MEAs presents challenges due to high data rates and computing power requirements. To address these challenges, we propose a novel solution leveraging spiking neural networks (SNNs) that, due to their similarity to biological neural networks and their event-based nature, promise high compatibility with neural signals and low energy consumption. In this study, we introduce a real-time neural decoding system based on an SNN, deployed on a Lattice iCE40UP5k FPGA. This system is capable of reconstructing multiple target variables, related to the kinematics and kinetics of hand motion, from iEEG signals recorded by a 96-channel MEA. We evaluated the system using two different public datasets, achieving results similar to state-of-the-art neural decoders that use more complex deep learning models. This was obtained while maintaining an average power consumption of 13.9 mW and an average energy consumption per inference of 13.9 uJ.
引用
收藏
页码:42448 / 42459
页数:12
相关论文
共 50 条
  • [31] An FPGA Platform for Real-Time Simulation of Spiking Neuronal Networks
    Pani, Danilo
    Meloni, Paolo
    Tuveri, Giuseppe
    Palumbo, Francesca
    Massobrio, Paolo
    Raffo, Luigi
    FRONTIERS IN NEUROSCIENCE, 2017, 11
  • [32] Implementing Real-Time Low-Power Audio Effect with FPGA
    Moghanloo, Saman
    Ebrahimi, Behzad
    2022 IRANIAN INTERNATIONAL CONFERENCE ON MICROELECTRONICS, IICM, 2022, : 13 - 16
  • [33] Eciton: Very Low-power Recurrent Neural Network Accelerator for Real-time Inference at the Edge
    Chen, Jeffrey
    Jun, Sang-Woo
    Hong, Sehwan
    He, Warrick
    Moon, Jinyeong
    ACM TRANSACTIONS ON RECONFIGURABLE TECHNOLOGY AND SYSTEMS, 2024, 17 (01)
  • [34] FPGA-Based Real-Time Models of IGBT Power Converters
    Tornello, L. D.
    Scelba, G.
    Cacciato, M.
    Scarcella, G.
    Palmieri, A.
    Vanelli, E.
    Pernaci, C.
    Di Dio, R.
    2018 INTERNATIONAL SYMPOSIUM ON POWER ELECTRONICS, ELECTRICAL DRIVES, AUTOMATION AND MOTION (SPEEDAM), 2018, : 519 - 526
  • [35] FPGA-Based Real-Time EMTP
    Chen, Yuan
    Dinavahi, Venkata
    IEEE TRANSACTIONS ON POWER DELIVERY, 2009, 24 (02) : 892 - 902
  • [36] Performance Evaluation of FPGA-Based LSTM Neural Networks for Pulse Signal Detection on Real-Time Radar Warning Receivers
    Tekincan, Erdogann Berkay
    Ayyildiz, Tulin Ercelebi
    Ayyildiz, Nizam
    COMPUTER JOURNAL, 2023, 66 (04) : 1040 - 1052
  • [37] Axonal Delay Controller for Spiking Neural Networks Based on FPGA
    Zapata, Mireya
    Madrenas, Jordi
    Zapata, Miroslava
    Alvarez, Jorge
    ADVANCES IN ARTIFICIAL INTELLIGENCE, SOFTWARE AND SYSTEMS ENGINEERING, 2020, 965 : 284 - 292
  • [38] SCALENet: A SCalable Low power AccELerator for Real-time Embedded Deep Neural Networks
    Shea, Colin
    Page, Adam
    Mohsenin, Tinoosh
    PROCEEDINGS OF THE 2018 GREAT LAKES SYMPOSIUM ON VLSI (GLSVLSI'18), 2018, : 129 - 134
  • [39] FPGA-Based Reconfigurable Unit for Real-Time Power Quality Index Estimation
    Lopez-Ramirez, Misael
    Ledesma-Carrillo, Luis M.
    Martinez-Herrera, Ana L.
    Cabal-Yepez, Eduardo
    Miranda-Vidales, Homero
    2014 INTERNATIONAL CONFERENCE ON RECONFIGURABLE COMPUTING AND FPGAS (RECONFIG), 2014,
  • [40] FEDERATED NEUROMORPHIC LEARNING OF SPIKING NEURAL NETWORKS FOR LOW-POWER EDGE INTELLIGENCE
    Skatchkovsky, Nicolas
    Fang, Hyeryung
    Simeone, Osvaldo
    2020 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH, AND SIGNAL PROCESSING, 2020, : 8524 - 8528