A high-performance CMOS bias-offset linear transconductor

被引:0
作者
Matsumoto, Fujihiko [1 ]
Miyazawa, Toshio [1 ]
Nakamaura, Shintaro [1 ]
Noguchi, Yasuaki [1 ]
机构
[1] Dept. Applied Physics, National Defense Academy, Yokosuka, Kanagawa, 239-8686
关键词
Analog integrated circuits; CMOS; Linear circuits; Linearization; Low power; Transconductor;
D O I
10.1541/ieejeiss.129.1518
中图分类号
学科分类号
摘要
A transconductor is an important building block for analog signal processing circuits. A bias-offset transconductor is known as a linear MOS transconductor. Recently, transconductors are required to have linearity, low-voltage operation, and low power consumption. This paper presents a design of a transconductor based on a bias-offset transconductor for low-power operation with high linearity. The adaptively biasing technique is used to reduce wasteful operating current without reduction of the operating range. However, using adaptively biasing technique, the linearity of transconductance characteristic is deteriorated. Two MOSFETs operating as resistors are employed to improve the linearity. Moreover, high-precision floating voltage source circuit for low-voltage low-current operation is also presented. Simulation results show that the proposed techniques are effective to realize low-power and high-linearity transconductor. © 2009 The Institute of Electrical Engineers of Japan.
引用
收藏
页码:1518 / 1526+11
相关论文
共 50 条
  • [41] A 0.18-μm CMOS High-Performance Up-Conversion Mixer for 2.4-GHz Transmitter Application
    Wan, Qiuzhen
    Wang, Chunhua
    FREQUENZ, 2010, 64 (1-2) : 14 - 18
  • [42] High-performance fully integrated 4 GHz CMOS LC VCO in standard 0.18-μm CMOS technology
    Lu, SS
    Wang, T
    Lin, YS
    2005 Emerging Information Technology Conference (EITC), 2005, : 65 - 68
  • [43] High-Performance CMOS Latch Designs for Recovering All Single and Double Node Upsets
    Guo, Jing
    Liu, Shanshan
    Su, Xiaohui
    Qi, Chunhua
    Lombardi, Fabrizio
    IEEE TRANSACTIONS ON AEROSPACE AND ELECTRONIC SYSTEMS, 2021, 57 (06) : 4401 - 4415
  • [44] High-Performance Charge Pump Regulator with Integrated CMOS Voltage Sensing Control Circuit
    Lee, Chan-Soo
    Monebi, Ayodeji Matthew
    Bayarsaikhan, Dansran
    Xu, Songyuan
    Ahn, Bierng-Chearl
    Lee, In-Sung
    ENERGIES, 2023, 16 (12)
  • [45] Ultra-low-voltage high-performance CMOS VCOs using transformer feedback
    Kwok, KC
    Luong, HC
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2005, 40 (03) : 652 - 660
  • [46] A CMOS high-performance inductorless ring VCO with extended monotonic tuning voltage range
    Zhang Changchun
    Wang Xinwen
    Fang Junliang
    Lu, Tang
    Park, Sung Min
    IEICE ELECTRONICS EXPRESS, 2018, 15 (23):
  • [47] High-Performance Four-Stage CMOS OTA Suitable for Large Capacitive Loads
    Grasso, Alfio Dario
    Palumbo, Gaetano
    Pennisi, Salvatore
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2015, 62 (10) : 2476 - 2484
  • [48] Design and analysis of a high-performance 90-101 GHz CMOS power amplifier
    Lin, Yo-Sheng
    Lan, Kai-Siang
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2022, 109 (01) : 38 - 57
  • [49] A novel high-performance CMOS 1-bit full-adder cell
    Shams, AM
    Bayoumi, MA
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2000, 47 (05) : 478 - 481
  • [50] Approaches to Area Efficient High-Performance Voltage-Controlled Oscillators in Nanoscale CMOS
    Jha, Amit
    Yelleswarapu, Pavan
    Liao, Ken
    Yeap, Geoffrey
    Kenneth, K. O.
    IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES, 2021, 69 (01) : 147 - 156