A high-performance CMOS bias-offset linear transconductor

被引:0
作者
Matsumoto, Fujihiko [1 ]
Miyazawa, Toshio [1 ]
Nakamaura, Shintaro [1 ]
Noguchi, Yasuaki [1 ]
机构
[1] Dept. Applied Physics, National Defense Academy, Yokosuka, Kanagawa, 239-8686
关键词
Analog integrated circuits; CMOS; Linear circuits; Linearization; Low power; Transconductor;
D O I
10.1541/ieejeiss.129.1518
中图分类号
学科分类号
摘要
A transconductor is an important building block for analog signal processing circuits. A bias-offset transconductor is known as a linear MOS transconductor. Recently, transconductors are required to have linearity, low-voltage operation, and low power consumption. This paper presents a design of a transconductor based on a bias-offset transconductor for low-power operation with high linearity. The adaptively biasing technique is used to reduce wasteful operating current without reduction of the operating range. However, using adaptively biasing technique, the linearity of transconductance characteristic is deteriorated. Two MOSFETs operating as resistors are employed to improve the linearity. Moreover, high-precision floating voltage source circuit for low-voltage low-current operation is also presented. Simulation results show that the proposed techniques are effective to realize low-power and high-linearity transconductor. © 2009 The Institute of Electrical Engineers of Japan.
引用
收藏
页码:1518 / 1526+11
相关论文
共 50 条
  • [21] Comparing High-Performance Cells in CMOS Bulk and FinFET Technologies
    Meinhardt, Cristina
    Reis, Ricardo
    2014 IEEE 5TH LATIN AMERICAN SYMPOSIUM ON CIRCUITS AND SYSTEMS (LASCAS), 2014,
  • [22] Very high carrier mobility for high-performance CMOS on a Si(110) surface
    Teramoto, Akinobu
    Hamada, Tatsufumi
    Yamamoto, Masashi
    Gaubert, Philippe
    Akahori, Hiroshi
    Nii, Keiichi
    Hirayama, Masaki
    Arima, Kenta
    Endo, Katsuyoshi
    Sugawa, Shigetoshi
    Ohmi, Tadahiro
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2007, 54 (06) : 1438 - 1445
  • [23] Towards High-Performance > 100 GHz SiGe and CMOS Circuits
    Rebeiz, Gabriel M.
    May, Jason
    Uzunkol, Mehmet
    Shin, Woorim
    Inac, Ozgur
    Chang, Michael
    2010 IEEE MTT-S INTERNATIONAL MICROWAVE SYMPOSIUM DIGEST (MTT), 2010, : 1320 - 1323
  • [24] LOW-POWER DESIGN TECHNIQUES FOR HIGH-PERFORMANCE CMOS ADDERS
    KO, UM
    BALSARA, PT
    LEE, W
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 1995, 3 (02) : 327 - 333
  • [25] Low-Cost High-Performance CMOS Terahertz Imaging System
    Li, Chung Hsing
    Yan, Tzu-Chao
    Chang, Yuhsin
    Chen, Chyong
    Kuo, Chien-Nan
    2015 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2015, : 49 - 50
  • [26] High-Performance CMOS Image Sensors at BAE SYSTEMS Imaging Solutions
    Vu, Paul
    Fowler, Boyd
    Liu, Chiao
    Mims, Steve
    Balicki, Janusz
    Bartkovjak, Peter
    Do, Hung
    Li, Wang
    HIGH ENERGY, OPTICAL, AND INFRARED DETECTORS FOR ASTRONOMY V, 2012, 8453
  • [27] The impact of device footprint scaling on high-performance CMOS logic technology
    Deng, Jie
    Kim, Keunwoo
    Chuang, Ching-Te
    Wong, H.-S. Philip
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2007, 54 (05) : 1148 - 1155
  • [28] An amplifier-offset-insensitive and high PSRR subthreshold CMOS voltage reference
    Wang, Lidan
    Zhan, Chenchang
    Tang, Junyao
    Li, Guofeng
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2018, 46 (02) : 259 - 271
  • [29] 360 nW Gate-Driven Ultra-Low Voltage CMOS Linear Transconductor With 1 MHz Bandwidth and Wide Input Range
    Rico-Aniles, Hector D.
    Ramirez-Angulo, Jaime
    Lopez-Martin, Antonio J.
    Carvajal, Ramon G.
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2020, 67 (11) : 2332 - 2336
  • [30] Temperature scaling for 35nm gate length high-performance CMOS
    Feudel, T
    Horstmann, M
    Gerhardt, M
    Herden, M
    Herrmann, L
    Gehre, D
    Krueger, C
    Greenlaw, D
    Raab, M
    MATERIALS SCIENCE IN SEMICONDUCTOR PROCESSING, 2004, 7 (4-6) : 369 - 374