First Experimental Demonstration of 3D-Stacked 2T0C DRAM Cells Based on Indium Tin Oxide Channel

被引:1
作者
Gu, Chengru [1 ,2 ]
Hu, Qianlan [3 ,4 ]
Zhu, Shenwu [5 ,6 ]
Li, Qijun [5 ,6 ]
Zeng, Min [5 ,6 ]
Kang, Jiyang [5 ,6 ]
Tong, Anyu [1 ,2 ]
Wu, Yanqing [7 ,8 ,9 ,10 ]
机构
[1] Peking Univ, Sch Integrated Circuits, Beijing 100871, Peoples R China
[2] Peking Univ, Beijing Adv Innovat Ctr Integrated Circuits, Beijing 100871, Peoples R China
[3] Peking Univ, Key Lab Phys & Chem Nanodevices, Beijing 100871, Peoples R China
[4] Peking Univ, Ctr Carbon Based Elect, Dept Elect, Beijing 100871, Peoples R China
[5] Huazhong Univ Sci & Technol, Wuhan Natl High Magnet Field Ctr, Wuhan 430074, Peoples R China
[6] Huazhong Univ Sci & Technol, Sch Integrated Circuits, Wuhan 430074, Peoples R China
[7] Peking Univ, Sch Integrated Circuits, Beijing 100871, Peoples R China
[8] Peking Univ, Beijing Adv Innovat Ctr Integrated Circuits, Beijing 100871, Peoples R China
[9] Huazhong Univ Sci & Technol, Wuhan Natl High Magnet Field Ctr, Wuhan 430074, Peoples R China
[10] Huazhong Univ Sci & Technol, Sch Integrated Circuits, Wuhan 430074, Peoples R China
关键词
Field effect transistors; Random access memory; Indium tin oxide; Fabrication; Logic gates; Dielectrics; Voltage measurement; Capacitorless DRAM; ITO; 3D-stacked; TRANSISTORS;
D O I
10.1109/LED.2024.3443512
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this letter, we provide the first experimental demonstration of 3D-stacked 2T0C DRAM cells based on indium tin oxide (ITO) FETs. The 3D sequential integration process steps cause negligible performance degradation to the bottom ITO FET including on-current, on/off ratio, subthreshold slope, and mobility, exhibiting excellent stability during the fabrication process of the top FET. Both layers of FETs show very small threshold voltage V-th shift under positive bias stress measurement for 3,000 s, where the negative shift of V-th is only about 0.045 V and 0.08 V for the 1(st) and 2(nd) layer FETs, respectively. The 3D-stacked 2T0C DRAM cell consisting of two ITO FETs shows excellent data retention time of 1,360 s and endurance over 10(11), rivaling the counterparts based on planar structures. These results indicate the great potential of the 3D-stacked 2T0C DRAM cells for future 3D DRAM applications.
引用
收藏
页码:1764 / 1767
页数:4
相关论文
共 29 条
  • [1] A Hybrid Computing-In-Memory Architecture by Monolithic 3D Integration of BEOL CNT/IGZO-based CFET Logic and Analog RRAM
    An, Ran
    Li, Yijun
    Tang, Jianshi
    Gao, Bin
    Du, Yiwei
    Yao, Jian
    Li, Yuankun
    Sun, Wen
    Zhao, Han
    Li, Jiaming
    Qin, Qi
    Zhang, Qingtian
    Qiu, Song
    Li, Qingwen
    Li, Zhengcao
    Qian, He
    Wu, Huaqiang
    [J]. 2022 INTERNATIONAL ELECTRON DEVICES MEETING, IEDM, 2022,
  • [2] Tailoring IGZO-TFT architecture for capacitorless DRAM, demonstrating > 103s retention, > 1011 cycles endurance and Lg scalability down to 14nm
    Belmonte, A.
    Oh, H.
    Subhechha, S.
    Rassoul, N.
    Hody, H.
    Dekkers, H.
    Delhougne, R.
    Ricotti, L.
    Banerjee, K.
    Chasin, A.
    van Setten, M. J.
    Puliyalil, H.
    Pak, M.
    Teugels, L.
    Tsvetanova, D.
    Vandersmissen, K.
    Kundu, S.
    Heijlen, J.
    Batuk, D.
    Geypen, J.
    Goux, L.
    Kar, G. S.
    [J]. 2021 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2021,
  • [3] Capacitor-less, Long-Retention (>400s) DRAM Cell Paving the Way towards Low-Power and High-Density Monolithic 3D DRAM
    Belmonte, A.
    Oh, H.
    Rassoul, N.
    Donadio, G. L.
    Mitard, J.
    Dekkers, H.
    Delhougne, R.
    Subhechha, S.
    Chasin, A.
    van Setten, M. J.
    Kljucar, L.
    Mao, M.
    Puliyalil, H.
    Pak, M.
    Teugels, L.
    Tsvetanova, D.
    Banerjee, K.
    Souriau, L.
    Tokei, Z.
    Goux, L.
    Kar, G. S.
    [J]. 2020 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2020,
  • [4] Belmonte A., 2023, P IEEE S VLSI TECHN, P1, DOI [10.23919/vlsitechnologyandcir57934.2023.10185398, DOI 10.23919/VLSITECHNOLOGYANDCIR57934.2023.10185398]
  • [5] Monolithic 3-D Integration
    Bishop, Mindy D.
    Wong, H-S. Philip
    Mitra, Subhasish
    Shulaker, Max M.
    [J]. IEEE MICRO, 2019, 39 (06) : 16 - 27
  • [6] Chand U., 2021, P IEEE S VLSI TECHN, P1
  • [7] Improved Stability With Atomic-Layer-Deposited Encapsulation on Atomic-Layer In2O3 Transistors by Reliability Characterization
    Charnas, Adam
    Si, Mengwei
    Lin, Zehao
    Ye, Peide D.
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2022, 69 (10) : 5549 - 5555
  • [8] Understanding and modelling the PBTI reliability of thin-film IGZO transistors
    Chasin, A.
    Franco, J.
    Triantopoulos, K.
    Dekkers, H.
    Rassoul, N.
    Belmonte, A.
    Smets, Q.
    Subhechha, S.
    Claes, D.
    van Setten, M. J.
    Mitard, J.
    Delhougne, R.
    Afanas'ev, V
    Kaczer, B.
    Kar, G. S.
    [J]. 2021 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2021,
  • [9] Chen Chuanke, 2023, 2023 International Electron Devices Meeting (IEDM), P1, DOI 10.1109/IEDM45741.2023.10413790
  • [10] A 3D Stackable DRAM: Capacitor-less Three-Wordline Gate-Controlled Thyristor (GCT) RAM with >40μA Current Sensing Window, >1010 Endurance, and 3-second Retention at Room Temperature
    Chen, Wei-Chen
    Lue, Hang-Ting
    Wu, Meng-Yan
    Yeh, Teng-Hao
    Du, Pei-Ying
    Hsu, Tzu-Hsuan
    Hsieh, Chih-Chang
    Wang, Keh-Chung
    Lu, Chih-Yuan
    [J]. 2022 INTERNATIONAL ELECTRON DEVICES MEETING, IEDM, 2022,