An Ultra-Low Power Fixed-Window Level Crossing ADC for ECG Recording

被引:1
作者
Ghasemi, Mahdi [1 ]
Ravanshad, Nassim [2 ]
Rezaee-Dehsorkh, Hamidreza [2 ]
机构
[1] Ferdowsi Univ Mashhad, Dept Elect Engn, Mashhad 9177948974, Iran
[2] Sadjad Univ, Fac Elect & Biomed Engn, Mashhad 9188148848, Iran
关键词
Analog-to-digital-converter; fixed-window; level-crossing; ultra-low power; SAR ADC; QRS-DETECTION; SNDR;
D O I
10.1109/TBCAS.2024.3376642
中图分类号
R318 [生物医学工程];
学科分类号
0831 ;
摘要
In this paper, a novel fixed-window level-crossing analog-to-digital converter (LCADC) is proposed for the ECG monitoring application. The proposed circuit is implemented using fewer comparators and reference levels compared to the conventional structure, which results in a decrease in complexity and occupied silicon area. Also, the power consumption is reduced considerably by decreasing the activity of the comparator. Simulation results show a 5-fold reduction in activity by applying the standard ECG signals to the proposed structure. The proposed circuit is implemented in 0.18 mu m CMOS technology using a 0.9 V supply voltage. Measurement results show a 5.9 nW power consumption and a 7.4-bit resolution. The circuit occupies a 0.05846 mm(2) silicon area. A typical level-crossing-based R-peak-detection algorithm is applied to the output samples of the LCADC, which shows the effectiveness of using this type of sampling.
引用
收藏
页码:1089 / 1099
页数:11
相关论文
共 50 条
  • [21] Ultra-Low Power Fast Multi-Channel 10-Bit ADC ASIC for Readout of Particle Physics Detectors
    Bugiel, S.
    Dasgupta, R.
    Firlej, M.
    Fiutowski, T.
    Idzik, M.
    Kopec, M.
    Moron, J.
    Swientek, K.
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2016, 63 (05) : 2622 - 2631
  • [22] A 151-nW Adaptive Delta-Sampling ADC for Ultra-Low Power Sensing Applications
    Yang, Yongkui
    Zhou, Jun
    Liu, Xin
    Cheong, Jia Hao
    Goh, Wang Ling
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2016, 63 (07) : 638 - 642
  • [23] A fully integrated RSSI and an ultra-low power SAR ADC for 5.8 GHz DSRC ETC transceiver
    Zhang, Meijuan
    Liu, Ruifeng
    Zhang, Yuanzhi
    Wang, Wenshen
    Liu, Huimin
    Lu, Chao
    AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2018, 86 : 154 - 163
  • [24] Design and Analysis of a Power-Efficient Dynamic Comparator with an Improved Transconductance in Ultra-low Power SAR ADC Applications
    Moghadam, Zahra Mehrabi
    Salehi, Mohammad Reza
    Nashta, Salman Roudgar
    Abiri, Ebrahim
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2024, 43 (12) : 7498 - 7520
  • [25] A Novel Technique to Design Ultra-Low Voltage and Ultra-Low Power Inverter-Based OTAs
    Della Sala, Riccardo
    Centurelli, Francesco
    Scotti, Giuseppe
    2024 19TH CONFERENCE ON PH.D RESEARCH IN MICROELECTRONICS AND ELECTRONICS, PRIME 2024, 2024,
  • [26] Ultra-Low Power Green Electronic Devices
    Yi, S. H.
    Chin, Albert
    PROCEEDINGS OF THE 2015 IEEE INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC), 2015, : 285 - 288
  • [27] Challenges in Designing Ultra-Low Power VCO
    Walunj, R. A.
    Kafeel, Mohd. Ajmal
    Pable, S. D.
    Kharate, G. K.
    JOURNAL OF ACTIVE AND PASSIVE ELECTRONIC DEVICES, 2019, 14 (04): : 329 - 341
  • [28] An Ultra-low Power System On Chip Enabling DVS with SR Level Shifting Latches
    Lukas, Christopher J.
    Yahya, Farah B.
    Calhoun, Benton H.
    2018 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2018,
  • [29] A novel power optimization technique for ultra-low power RFICs
    Shameli, Amin
    Heydari, Payam
    ISLPED '06: PROCEEDINGS OF THE 2006 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, 2006, : 274 - 279
  • [30] Energy-efficient switching scheme for ultra-low voltage SAR ADC
    Aidong Wu
    Jianhui Wu
    Jun Huang
    Analog Integrated Circuits and Signal Processing, 2017, 90 : 507 - 511