An 11-bit low power column-parallel single slope ADC with comparator toggle prediction technique for CMOS image sensor

被引:0
|
作者
Shi, Xiaolin [1 ]
Li, Shaomeng [2 ]
Nie, Kaiming [2 ]
机构
[1] Tianjin Univ Commerce, Sch Informat Engn, Tianjin 300134, Peoples R China
[2] Tianjin Univ, Sch Microelect, Tianjin 300072, Peoples R China
关键词
CMOS image sensor; Column-parallel SS ADC; Low power; Digital CDS;
D O I
10.1016/j.mejo.2024.106427
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper proposes an 11-bit low power column-parallel SS ADC with DCDS for CMOS image sensors. The proposed SS ADC reduces the power consumption in three ways. Firstly, using a combination of coarse and fine quantization can reduce power consumption of counter. Secondly, changing the operation state can remove the bit width inverter. Thirdly, the comparator power is reduced by making each column of comparators switch off after the end of the comparison function. The proposed ADC is fabricated in a 110 nm 1P4M CMOS technology and has a DNL of +0.64/-0.54 LSB and an INL of +0.04/-6.7 LSB at a sampling frequency of 29.9 kS/s. The single column SS ADC has the power consumption ranging from 39.6 mu W to 74.87 mu W. Compared with the conventional SS ADC, the minimum and the maximum reduction of the power consumption are 20.1 % and 43.8 %, respectively. The average power saving is 34.5 %.
引用
收藏
页数:10
相关论文
共 50 条
  • [31] A 14-bit Column-Parallel Two-Step SA ADC with On-Chip Scaled Reference Voltages Self-Calibration for CMOS Image Sensor
    Chen, Jingyuan
    Xi, Jianxiong
    He, Lenian
    Sun, Kexu
    Xie, Ning
    2016 IEEE INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC), 2016, : 326 - 329
  • [32] A 1.92-Megapixel CMOS Image Sensor With Column-Parallel Low-Power and Area-Efficient SA-ADCs
    Shin, Min-Seok
    Kim, Jong-Boo
    Kim, Min-Kyu
    Jo, Yun-Rae
    Kwon, Oh-Kyong
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2012, 59 (06) : 1693 - 1700
  • [33] A Low-Area Low-Power Column-parallel Digital Decimation Filter Using 1-Bit Pre-BWI Topology for CMOS Image Sensor in 40-nm CMOS Process
    Yin, Peng
    Wang, Zhongjie
    Xia, Yingjun
    Zeng, Xiaoping
    Tang, Fang
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2022, 41 (05) : 2681 - 2698
  • [34] A Low-Area Low-Power Column-parallel Digital Decimation Filter Using 1-Bit Pre-BWI Topology for CMOS Image Sensor in 40-nm CMOS Process
    Peng Yin
    Zhongjie Wang
    Yingjun Xia
    Xiaoping Zeng
    Fang Tang
    Circuits, Systems, and Signal Processing, 2022, 41 : 2681 - 2698
  • [35] A Low-Power Single-Ended 11-bit SA-ADC with 1 V Supply Voltage and 2 V Input Voltage Range for CMOS Image Sensors
    Shim, Junbo
    Kim, Min-Kyu
    Hong, Seong-Kwan
    Kwon, Oh-Kyong
    2016 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS), 2016, : 410 - 413
  • [36] A CMOS image sensor with 14-Bit column-parallel 3rd order incremental sigma-delta converters
    Freitas, Luis Miguel C.
    Morgado-Dias, F.
    SENSORS AND ACTUATORS A-PHYSICAL, 2020, 313
  • [37] Design of a CMOS Image Sensor Based on a 10-bit Two-Step Single-Slope ADC
    Hwang, Yeonseong
    Song, Minkyu
    JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2014, 14 (02) : 246 - 251
  • [38] A Low-Power 10-bit Single-Slope ADC Using Power Gating and Multi-Clocks for CMOS Image Sensors
    Jeon, Byoung-Kwan
    Hong, Seong-Kwan
    Kwon, Oh-Kyong
    2016 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2016, : 257 - 258
  • [39] A Fast Multiple Sampling Method for Low-Noise CMOS Image Sensors With Column-Parallel 12-bit SAR ADCs
    Kim, Min-Kyu
    Hong, Seong-Kwan
    Kwon, Oh-Kyong
    SENSORS, 2016, 16 (01):
  • [40] Design of a High Speed CMOS Image Sensor with a Hybrid Single-Slope Column ADC and a Finite State Machine
    Park, Keunyeol
    Jin, Minhyun
    Kim, Soo Youn
    Song, Minkyu
    PROCEEDINGS INTERNATIONAL SOC DESIGN CONFERENCE 2017 (ISOCC 2017), 2017, : 95 - 96