A 65-nm CMOS 1 GS/s 45 mW Hybrid Digital-to-Analog Converter (DAC) With Digital Deglitch Mechanism Achieving 13.83 fJ/step FOM for 5G New Radio Sub-6 GHz Applications

被引:0
作者
Idros, Norhamizah [1 ]
Rajendran, Jagadheswaran [1 ]
Mariappan, Selvakumar [1 ]
Li, Yizhi [1 ]
Wang, Shengquan [1 ]
Rhaffor, Nuha [1 ]
Kumar, Narendra [2 ]
Alghaihab, Abdullah [3 ]
Nathan, Arokia [4 ]
Yarman, Binboga Siddik [5 ]
机构
[1] Univ Sains Malaysia, Collaborat Microelect Design Excellence Ctr CEDEC, Gelugor 11900, Penang, Malaysia
[2] Univ Malaya, Fac Engn, Dept Elect Engn, Kuala Lumpur 50603, Malaysia
[3] King Saud Univ, Coll Engn, Dept Elect Engn, Riyadh 11587, Saudi Arabia
[4] Univ Cambridge, Darwin Coll, Cambridge CB3 9EU, England
[5] Istanbul Univ, Dept Elect & Elect Engn, TR-34320 Istanbul, Turkiye
来源
IEEE ACCESS | 2024年 / 12卷
关键词
Linearity; Power demand; Switches; Computer architecture; Resistors; New Radio; Hybrid power systems; Signal integrity; Interference; Digital filters; CMOS; digital-to-analog converter (DAC); current-steering; resistive ladder; signal-tonoise-distortion ratio (SNDR); 5G new radio (NR); glitch filter; SFDR; COMPENSATION; MISMATCH; 6-BIT; SNDR; BIT;
D O I
10.1109/ACCESS.2024.3486069
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents a high speed 16-bit hybrid Digital-to-Analog converter (DAC) featuring an innovative digital filtering mechanism designed to eliminate glitches and ensure high signal integrity at an operational speed of 1 GS/s. Fabricated using a 65 nm process and operating on a 1 V supply, the hybrid DAC integrates a current-steering architecture for the six most significant bits (MSB) and a binary-weighted resistive ladder for the ten least significant bits (LSB), effectively managing power consumption. Occupying an active area of 0.06 mm2, the DAC consumes 45 mW of power. It demonstrates differential nonlinearity (DNL) ranging from -0.27 to +0.25 LSB and integral nonlinearity (INL) from -0.33 to +0.34 LSB. Performance metrics at the Nyquist frequency include a spurious-free dynamic range (SFDR) of 72 dB and a signal-to-noise-and-distortion ratio (SNDR) of 70 dB, yielding a figure of merit (FOM) of 13.83 fJ/step. The DAC demonstrates resilience to process, voltage, and temperature (PVT) variations, with a deviation of less than 4%, confirming its reliability for the 5G New Radio (NR) sub-6 GHz application. The proposed hybrid DAC provides a fast, accurate, and power-efficient solution for high-speed, high-resolution data conversion catering to the demanding requirements of 5G NR sub-6 GHz systems.
引用
收藏
页码:170596 / 170609
页数:14
相关论文
共 34 条
[21]   A 10 bit, 300 MS/s Nyquist Current-Steering Power DAC With 6 VPP Output Swing [J].
Mehrjoo, Mohammad S. ;
Buckwalter, James F. .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2014, 49 (06) :1408-1418
[22]   InP HBT/Si CMOS-Based 13-b 1.33-Gsps Digital-to-Analog Converter With > 70-dB SFDR [J].
Oyama, Bert ;
Ching, Daniel ;
Khanh Thai ;
Gutierrez-Aitken, Augusto ;
Patel, Vipul J. .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2013, 48 (10) :2265-2272
[23]  
Park C.-U., 2023, P IEEE CUST INT CIRC, P1
[24]   A 6-bit, 500-MS/s current-steering DAC in SiGe BiCMOS technology and considerations for SFDR performance [J].
Reddy, Reeshen ;
Sinha, Saurabh .
MICROELECTRONICS JOURNAL, 2015, 46 (04) :310-319
[25]   An ISI Scrambling Technique for Dynamic Element Matching Current-Steering DACs [J].
Remple, Jason ;
Panigada, Andrea ;
Galton, Ian .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2022, 57 (02) :465-479
[26]   An I/Q channel 12-bit 120 MS/s CMOS DAC with deglitch circuits [J].
Seon, Jong-Kug ;
Ha, Seong-Min ;
Yoon, Kwang Sub .
ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2012, 72 (01) :65-74
[27]   An 8-Bit Unified Segmented Current-Steering Digital-to-Analog Converter [J].
Sharifi, Leila ;
Nazari, Masoud ;
Akbari, Meysam ;
Hashemipour, Omid .
ARABIAN JOURNAL FOR SCIENCE AND ENGINEERING, 2016, 41 (03) :785-796
[28]   A 16-bit 12-GS/s Single-/Dual-Rate DAC With a Successive Bandpass Delta-Sigma Modulator Achieving <-67-dBc IM3 Within DC to 6-GHz Tunable Passbands [J].
Su, Shiyu ;
Chen, Mike Shuo-Wei .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2018, 53 (12) :3517-3527
[29]  
Su X., 2021, IEICE Electron. Exp., V18, P1
[30]   A 12-Bit Current-Steering DAC With Unary-Splitting-Binary Segmented Architecture and Improved Decoding Circuit Topology [J].
Tong, Xingyuan ;
Liu, Dong ;
Wang, Ronghua .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2022, 30 (10) :1391-1400