A 65-nm CMOS 1 GS/s 45 mW Hybrid Digital-to-Analog Converter (DAC) With Digital Deglitch Mechanism Achieving 13.83 fJ/step FOM for 5G New Radio Sub-6 GHz Applications

被引:0
作者
Idros, Norhamizah [1 ]
Rajendran, Jagadheswaran [1 ]
Mariappan, Selvakumar [1 ]
Li, Yizhi [1 ]
Wang, Shengquan [1 ]
Rhaffor, Nuha [1 ]
Kumar, Narendra [2 ]
Alghaihab, Abdullah [3 ]
Nathan, Arokia [4 ]
Yarman, Binboga Siddik [5 ]
机构
[1] Univ Sains Malaysia, Collaborat Microelect Design Excellence Ctr CEDEC, Gelugor 11900, Penang, Malaysia
[2] Univ Malaya, Fac Engn, Dept Elect Engn, Kuala Lumpur 50603, Malaysia
[3] King Saud Univ, Coll Engn, Dept Elect Engn, Riyadh 11587, Saudi Arabia
[4] Univ Cambridge, Darwin Coll, Cambridge CB3 9EU, England
[5] Istanbul Univ, Dept Elect & Elect Engn, TR-34320 Istanbul, Turkiye
来源
IEEE ACCESS | 2024年 / 12卷
关键词
Linearity; Power demand; Switches; Computer architecture; Resistors; New Radio; Hybrid power systems; Signal integrity; Interference; Digital filters; CMOS; digital-to-analog converter (DAC); current-steering; resistive ladder; signal-tonoise-distortion ratio (SNDR); 5G new radio (NR); glitch filter; SFDR; COMPENSATION; MISMATCH; 6-BIT; SNDR; BIT;
D O I
10.1109/ACCESS.2024.3486069
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents a high speed 16-bit hybrid Digital-to-Analog converter (DAC) featuring an innovative digital filtering mechanism designed to eliminate glitches and ensure high signal integrity at an operational speed of 1 GS/s. Fabricated using a 65 nm process and operating on a 1 V supply, the hybrid DAC integrates a current-steering architecture for the six most significant bits (MSB) and a binary-weighted resistive ladder for the ten least significant bits (LSB), effectively managing power consumption. Occupying an active area of 0.06 mm2, the DAC consumes 45 mW of power. It demonstrates differential nonlinearity (DNL) ranging from -0.27 to +0.25 LSB and integral nonlinearity (INL) from -0.33 to +0.34 LSB. Performance metrics at the Nyquist frequency include a spurious-free dynamic range (SFDR) of 72 dB and a signal-to-noise-and-distortion ratio (SNDR) of 70 dB, yielding a figure of merit (FOM) of 13.83 fJ/step. The DAC demonstrates resilience to process, voltage, and temperature (PVT) variations, with a deviation of less than 4%, confirming its reliability for the 5G New Radio (NR) sub-6 GHz application. The proposed hybrid DAC provides a fast, accurate, and power-efficient solution for high-speed, high-resolution data conversion catering to the demanding requirements of 5G NR sub-6 GHz systems.
引用
收藏
页码:170596 / 170609
页数:14
相关论文
共 34 条
[1]   On the spectral tones in a digital-analog converter due to mismatch and flicker noise [J].
Chandra, Gaurav ;
Seedher, Ankit .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2008, 55 (07) :619-623
[2]   A 48-dB SFDR, 43-dB SNDR, 50-GS/s 9-b 2x-Interleaved Nyquist DAC in Intel 16 [J].
Chandrakumar, Hariprasad ;
Brown, Thomas W. ;
Frolov, Dimitri ;
Tuli, Zinia ;
Huang, Iwen ;
Rami, Said .
IEEE SOLID-STATE CIRCUITS LETTERS, 2022, 5 :239-242
[3]   A robust calibration method for R-2R ladder-based current-steering DAC [J].
Esmaili, Arash ;
Babazadeh, Hadiseh .
AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2019, 111
[4]   A 16-Bit 4.0-GS/s Calibration-Free 65 nm DAC Achieving >70 dBc SFDR and <-80 dBc IM3 Up to 1 GHz With Enhanced Constant-Switching-Activity Data-Weighted-Averaging [J].
Fu, Yushen ;
Huang, Chengyu ;
Lai, Longqiang ;
Sun, Nan ;
Li, Xueqing ;
Yang, Huazhong .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2023, 70 (05) :1856-1867
[5]   An implementation of a new 11-bit 1.2 GS/s hybrid DAC with a noval 3-bit Sub-DAC [J].
Ghasemian, Hossein ;
Ahmadi, Amirhossein ;
Abiri, Ebrahim ;
Salehi, Mohammad Reza .
MICROELECTRONICS JOURNAL, 2020, 103 (103)
[6]   Linearity improvement of RF mixer using double-linearization for 5 GHz applications [J].
Gladson, S. Chrisben ;
Vijayalakshmi, S. ;
Lakshmi, M. Sowmya ;
Bhaskar, M. .
AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2019, 110
[7]  
Gupta Anshu, 2020, International Journal of Electronics Letters, V8, P401, DOI 10.1080/21681724.2019.1625965
[8]   A 10-GS/s NRZ/Mixing DAC With Switching-Glitch Compensation Achieving SFDR > 64/50 dBc Over the First/Second Nyquist Zone [J].
Huang, Hung-Yi ;
Chen, Xin-Yu ;
Kuo, Tai-Haur .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2021, 56 (10) :3145-3156
[9]  
Jann B, 2019, ISSCC DIG TECH PAP I, V62, P352, DOI 10.1109/ISSCC.2019.8662417
[10]   A 65-nm CMOS 6-Bit 20 GS/s Time-Interleaved DAC With Full-Binary Sub-DACs [J].
Kim, Si-Nai ;
Kim, Woo-Cheol ;
Seo, Min-Jae ;
Ryu, Seung-Tak .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2018, 65 (09) :1154-1158