Real-Time Stereo Vision Hardware Accelerator: Fusion of SAD and Adaptive Census Algorithm

被引:0
作者
Yang, Zhenhao [1 ,2 ]
Liang, Yong [1 ,2 ]
Lin, Daoqian [2 ]
Li, Jie [1 ,2 ]
Chen, Zetao [1 ,2 ]
Li, Xinhai [1 ,2 ]
机构
[1] Guilin Univ Technol, Educ Dept Guangxi Zhuang Autonomous Reg, Key Lab Adv Mfg & Automat Technol, Guilin 541006, Peoples R China
[2] Guilin Univ Technol, Coll Mech & Control Engn, Guilin 541006, Peoples R China
来源
IEEE ACCESS | 2024年 / 12卷
关键词
Costs; Field programmable gate arrays; Accuracy; Real-time systems; Heuristic algorithms; Stereo vision; Optimization; Image edge detection; Hardware acceleration; Throughput; FPGA; real-time; semi-global matching; adaptive window; SYSTEM; ARCHITECTURE;
D O I
10.1109/ACCESS.2024.3479230
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Stereo vision technology, as a significant branch of computer vision, has been widely applied in fields such as robot navigation, autonomous driving, and 3D reconstruction. Achieving embodied intelligence through edge hardware platforms remains challenging in balancing power consumption, real-time performance, and accuracy. Although the semi-global stereo matching algorithm has proven effective in balancing disparity map accuracy and computational complexity, its matching accuracy is often limited by weak textures, disparity discontinuities, lighting variations, and noise. To address the limitations of existing semi-global stereo matching algorithms and the power constraints of hardware platforms, this paper proposes a stereo matching algorithm based on FPGA that integrates the Sum of Absolute Differences (SAD) with adaptive Census transform. The goal is to enhance image and edge information and design a compact and efficient stereo vision hardware accelerator. During the hardware implementation phase, a pixel-level pipelined parallel matching cost computation structure is proposed. This structure significantly reduces data buffer requirements through multi-step parallel computation. Additionally, a two-stage four-layer parallel pipelined semi-global cost aggregation architecture is adopted, which effectively balances hardware resource utilization while maintaining accuracy. Evaluations of the Middlebury dataset show that compared to traditional SAD and Census algorithms, the proposed algorithm improves matching accuracy by 15.67% and 15.1%, respectively. On the Xilinx Zynq-7 platform, for images with resolutions of 1280x720 and 640x480 , the processing speeds reach 54.24fps and 81.34fps, respectively.
引用
收藏
页码:154975 / 154989
页数:15
相关论文
共 50 条
  • [1] Arief Setyawan R., 2018, Indonesian J. Electr. Eng. Comput. Sci., V12, P585
  • [2] Banz Christian, 2010, Proceedings of the 2010 International Conference on Embedded Computer Systems: Architectures, Modeling, and Simulation (IC-SAMOS 2010), P93, DOI 10.1109/ICSAMOS.2010.5642077
  • [3] Stereo vision-based vehicle detection
    Bertozzi, M
    Broggi, A
    Fascioli, A
    Nichele, S
    [J]. PROCEEDINGS OF THE IEEE INTELLIGENT VEHICLES SYMPOSIUM 2000, 2000, : 39 - 44
  • [4] Bong K, 2017, 2017 30TH IEEE INTERNATIONAL SYSTEM-ON-CHIP CONFERENCE (SOCC), P18, DOI 10.1109/SOCC.2017.8225998
  • [5] Advances in computational stereo
    Brown, MZ
    Burschka, D
    Hager, GD
    [J]. IEEE TRANSACTIONS ON PATTERN ANALYSIS AND MACHINE INTELLIGENCE, 2003, 25 (08) : 993 - 1008
  • [6] An FPGA-based real-time occlusion robust stereo vision system using semi-global matching
    Cambuim, Lucas F. S.
    Oliveira Jr, Luiz A.
    Barros, Edna N. S.
    Ferreira, Antonyus P. A.
    [J]. JOURNAL OF REAL-TIME IMAGE PROCESSING, 2020, 17 (05) : 1447 - 1468
  • [7] Hardware Module for Low-resource and Real-Time Stereo Vision Engine Using Semi-Global Matching Approach
    Cambuim, Lucas F. S.
    Barbosa, Joao P. F.
    Barros, Edna N. S.
    [J]. 2017 30TH SYMPOSIUM ON INTEGRATED CIRCUITS AND SYSTEMS DESIGN (SBCCI 2017): CHOP ON SANDS, 2017, : 53 - 58
  • [8] Hardware-efficient algorithm and architecture design with memory and complexity reduction for semi-global matching
    Chang, Cheng-Tsung
    Chen, Pin-Wei
    Chin, Wen-Long
    Chou, Shih-Hsiang
    Yang, Yu-Hua
    [J]. INTEGRATION-THE VLSI JOURNAL, 2023, 92 : 99 - 105
  • [9] Chen H.-H., 2015, IEEE INT SOLID STATE, P1
  • [10] Chen LD, 2018, IEEE ASIAN SOLID STA, P261