Wages: The Worst Transistor Aging Analysis for Large-scale Analog Integrated Circuits via Domain Generalization

被引:0
作者
Chen, Tinghuan [1 ]
Geng, Hao [2 ]
Sun, Qi [3 ]
Wan, Sanping [4 ]
Sun, Yongsheng [4 ]
Yu, Huatao [4 ]
Yu, Bei [5 ]
机构
[1] Chinese Univ Hong Kong Shen Zhen, Sch Sci & Engn, Shenzhen, Peoples R China
[2] ShanghaiTech Univ, Sch Informat Sci & Technol, Shanghai, Peoples R China
[3] Zhejiang Univ, Coll Integrated Circuits, Hangzhou, Peoples R China
[4] HiSilicon Technol Co, Shenzhen, Peoples R China
[5] Chinese Univ Hong Kong, Dept Comp Sci & Engn, Hong Kong, Peoples R China
基金
中国国家自然科学基金; 国家重点研发计划;
关键词
Analog circuits; aging; reliability; machine learning; SIMULATION;
D O I
10.1145/3659950
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Transistor aging leads to the deterioration of analog circuit performance over time. The worst aging degradation is used to evaluate the circuit reliability. It is extremely expensive to obtain it since several circuit stimuli need to be simulated. The worst degradation collection cost reduction brings an inaccurate training dataset when a machine learning (ML) model is used to fast perform the estimation. Motivated by the fact that there are many similar subcircuits in large-scale analog circuits, in this article we propose Wages to train an ML model on an inaccurate dataset for the worst aging degradation estimation via a domain generalization technique. A sampling-based method on the feature space of the transistor and its neighborhood subcircuit is developed to replace inaccurate labels. A consistent estimation for the worst degradation is enforced to update model parameters. Label updating and model updating are performed alternately to train an ML model on the inaccurate dataset. Experimental results on the very advanced 5nm technology node show that our Wages can significantly reduce the label collection cost with a negligible estimation error for the worst aging degradations compared to the traditional methods.
引用
收藏
页数:23
相关论文
共 49 条
[1]  
Afacan Engin, 2017, P IEEE INT C SYNTH M, P1
[2]   Towards Aging-Induced Approximations [J].
Amrouch, Hussam ;
Khaleghi, Behnam ;
Gerstlauer, Andreas ;
Henkel, Joerg .
PROCEEDINGS OF THE 2017 54TH ACM/EDAC/IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2017,
[3]  
Bergstra J, 2012, J MACH LEARN RES, V13, P281
[4]   Electronic circuit reliability modeling [J].
Bernstein, Joseph B. ;
Gurfinkel, Moshe ;
Li, Xiaojun ;
Walters, Jorg ;
Shapira, Yoram ;
Talmor, Michael .
MICROELECTRONICS RELIABILITY, 2006, 46 (12) :1957-1979
[5]  
Cadence, 2015, Tempus User Guide.
[6]  
Cadence, 2016, New Generation Reliability Model.
[7]   Universal Symmetry Constraint Extraction for Analog and Mixed-Signal Circuits with Graph Neural Networks [J].
Chen, Hao ;
Zhu, Keren ;
Liu, Mingjie ;
Tang, Xiyuan ;
Sun, Nan ;
Pan, David Z. .
2021 58TH ACM/IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2021, :1243-1248
[8]   RGCN: Recurrent Graph Convolutional Networks for Target-Dependent Sentiment Analysis [J].
Chen, Junjie ;
Hou, Hongxu ;
Gao, Jing ;
Ji, Yatu ;
Bai, Tiangang .
KNOWLEDGE SCIENCE, ENGINEERING AND MANAGEMENT, KSEM 2019, PT I, 2019, 11775 :667-675
[9]   TRouter: Thermal-Driven PCB Routing via Nonlocal Crisscross Attention Networks [J].
Chen, Tinghuan ;
Xiong, Silu ;
He, Huan ;
Yu, Bei .
IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2023, 42 (10) :3388-3401
[10]   Machine Learning in Advanced IC Design: A Methodological Survey [J].
Chen, Tinghuan ;
Zhang, Grace Li ;
Yu, Bei ;
Li, Bing ;
Schlichtmann, Ulf .
IEEE DESIGN & TEST, 2023, 40 (01) :17-33