Novel STI Technology for Enhancing Reliability of High-k/Metal Gate DRAM

被引:0
作者
Park, Hyojin [1 ,2 ]
Kil, Gyuhyun [2 ]
Sung, Wonju [2 ]
Han, Junghoon [2 ]
Song, Jungwoo [2 ]
Choi, Byoungdeog [2 ,3 ]
机构
[1] Sungkyunkwan Univ, Dept Semicond & Display Engn, Suwon 16419, South Korea
[2] Samsung Elect Co, DRAM Proc Architecture Team, Hwaseong 18448, South Korea
[3] Sungkyunkwan Univ, Dept Elect & Comp Engn, Suwon 16419, South Korea
基金
新加坡国家研究基金会;
关键词
Logic gates; Reliability; Random access memory; Cleaning; Fabrication; Silicon; Process control; Dielectrics; ALD; DRAM; dielectric; gate first high-k/metal gate; gate oxide reliability; HKMG; seam; STI; DEPOSITION;
D O I
10.1109/ACCESS.2024.3459891
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
The challenges associated with semiconductor are increasing because of the rapid changes in the semiconductor market and the extreme scaling of semiconductors, with some processes reaching their technological limits. In the case of gate dielectrics, these limitations can be overcome by adopting high-k metal gate (HKMG) architecture instead of the previously used poly silicon/silicon oxy-nitride (PSION) structure. However, implementing the HKMG in a conventional DRAM process degrades the gate oxide. Therefore, in this study, a shallow trench isolation (STI) technology was developed to improve the gate oxide reliability in gate first HKMG DRAM structures. A novel STI process was developed to prevent the reduction in the oxide growth that occurs when the STI seam (or void) generated during the STI gap fill process meets the low temperature gate oxide process of the HKMG with SiGe. With the spacer STI (S-STI) structure, the ALD spacer was formed in the STI space region before the STI gap fill process to control the position of the STI seam (or void). Thus, a favorable environment for the growth of the gate oxide was established under the reduced effect of STI seam, and the oxide reliability was improved while maintaining the original structure and processes of the HKMG DRAM. Various analyses confirmed that the reliability was enhanced without the inherent characteristics of the HKMG being affected. These results revealed that the STI integration technology introduced herein improves the oxide reliability of HKMG DRAM products and maintains their technological excellence for the various complex needs of a rapidly changing market.
引用
收藏
页码:139427 / 139434
页数:8
相关论文
共 50 条
[41]   Replacement Gate High-k/Metal Gate nMOSFETs Using a Self-Aligned Halo-Compensated Channel Implant [J].
Lee, Zhi-Cheng ;
Chin, Li-Feng ;
Lee, Kai-Lin ;
Cheng, Yao-Chin ;
Cheng, Osbert .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2020, 67 (06) :2232-2237
[42]   Degradation of High-k/Metal Gate nMOSFETs Under ESD-Like Stress in a 32-nm Technology [J].
Yang, Yang ;
Gauthier, Robert J. ;
Chatty, Kiran ;
Li, Junjun ;
Mishra, Rahul ;
Mitra, Souvick ;
Ioannou, Dimitris E. .
IEEE TRANSACTIONS ON DEVICE AND MATERIALS RELIABILITY, 2011, 11 (01) :118-125
[43]   Gate-first integration of Gd-based high-k dielectrics with metal gate electrodes [J].
Gottlob, H. D. B. ;
Schmidt, M. ;
Kurz, H. .
2009 3RD INTERNATIONAL CONFERENCE ON SIGNALS, CIRCUITS AND SYSTEMS (SCS 2009), 2009, :126-129
[44]   The fabrication and the reliability of poly-Si MOSFETs using ultra-thin high-K/metal-gate stack [J].
Lee, M. H. ;
Chen, K. -J. .
SOLID-STATE ELECTRONICS, 2013, 79 :244-247
[45]   Reliability Improvement of 28-nm High-k/Metal Gate-Last MOSFET Using Appropriate Oxygen Annealing [J].
Yang, Yi-Lin ;
Zhang, Wenqi ;
Cheng, Chi-Yun ;
Huang, Yi-Ping ;
Chen, Pin-Tseng ;
Hsu, Chia-Wei ;
Chin, Li-Kong ;
Lin, Chien-Ting ;
Hsu, Che-Hua ;
Lai, Chien-Ming ;
Yeh, Wen-Kuan .
IEEE ELECTRON DEVICE LETTERS, 2012, 33 (08) :1183-1185
[46]   Lead-zirconate-titanate based metal/ferroelectric/high-K/semiconductor (M/Fe/High-K/S) gate stack for non-volatile memory applications [J].
Singh, Prashant ;
Bhatt, Aditya Nath ;
Bansal, Akansha ;
Singh, Rajat Kumar ;
Singh, B. R. .
FERROELECTRICS, 2016, 504 (01) :139-148
[47]   Gate-Stack Engineering to Improve the Performance of 28 nm Low-Power High-K/Metal-Gate Device [J].
Park, Jeewon ;
Jang, Wansu ;
Shin, Changhwan .
MICROMACHINES, 2021, 12 (08)
[48]   Physical understanding of low frequency degradation of NMOS TDDB in High-k Metal Gate Stack-based Technology. Implication on lifetime assessment [J].
Bezza, A. ;
Rafik, M. ;
Roy, D. ;
Federspiel, X. ;
Mora, P. ;
Diouf, C. ;
Huard, V. ;
Ghibaudo, G. .
2015 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM (IRPS), 2015,
[49]   Reliability Study of Zinc Oxide Thin-film Transistor with High-K Gate Dielectric [J].
Han, Dedong ;
Geng, Youfeng ;
Cai, Jian ;
Wang, Wei ;
Wang, Liangliang ;
Tian, Yu ;
Wang, Yi ;
Liu, Lifeng ;
Zhang, Shengdong .
2012 IEEE INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID STATE CIRCUIT (EDSSC), 2012,
[50]   Passivation Schemes for Ge High-K Metal Gate MOSFETs on Si for VLSI Production [J].
Tapily, K. ;
Ngai, T. ;
Clark, R. D. ;
O'Meara, D. ;
Consiglio, S. ;
Gaylord, R. ;
Wajda, C. S. ;
Veksler, D. ;
Hobbs, C. ;
Matthews, K. ;
Gilmer, D. C. ;
Kirsch, P. ;
Leusink, G. J. .
DIELECTRICS FOR NANOSYSTEMS 6: MATERIALS SCIENCE, PROCESSING, RELIABILITY, AND MANUFACTURING, 2014, 61 (02) :89-96