Novel STI Technology for Enhancing Reliability of High-k/Metal Gate DRAM

被引:0
作者
Park, Hyojin [1 ,2 ]
Kil, Gyuhyun [2 ]
Sung, Wonju [2 ]
Han, Junghoon [2 ]
Song, Jungwoo [2 ]
Choi, Byoungdeog [2 ,3 ]
机构
[1] Sungkyunkwan Univ, Dept Semicond & Display Engn, Suwon 16419, South Korea
[2] Samsung Elect Co, DRAM Proc Architecture Team, Hwaseong 18448, South Korea
[3] Sungkyunkwan Univ, Dept Elect & Comp Engn, Suwon 16419, South Korea
来源
IEEE ACCESS | 2024年 / 12卷
基金
新加坡国家研究基金会;
关键词
Logic gates; Reliability; Random access memory; Cleaning; Fabrication; Silicon; Process control; Dielectrics; ALD; DRAM; dielectric; gate first high-k/metal gate; gate oxide reliability; HKMG; seam; STI; DEPOSITION;
D O I
10.1109/ACCESS.2024.3459891
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
The challenges associated with semiconductor are increasing because of the rapid changes in the semiconductor market and the extreme scaling of semiconductors, with some processes reaching their technological limits. In the case of gate dielectrics, these limitations can be overcome by adopting high-k metal gate (HKMG) architecture instead of the previously used poly silicon/silicon oxy-nitride (PSION) structure. However, implementing the HKMG in a conventional DRAM process degrades the gate oxide. Therefore, in this study, a shallow trench isolation (STI) technology was developed to improve the gate oxide reliability in gate first HKMG DRAM structures. A novel STI process was developed to prevent the reduction in the oxide growth that occurs when the STI seam (or void) generated during the STI gap fill process meets the low temperature gate oxide process of the HKMG with SiGe. With the spacer STI (S-STI) structure, the ALD spacer was formed in the STI space region before the STI gap fill process to control the position of the STI seam (or void). Thus, a favorable environment for the growth of the gate oxide was established under the reduced effect of STI seam, and the oxide reliability was improved while maintaining the original structure and processes of the HKMG DRAM. Various analyses confirmed that the reliability was enhanced without the inherent characteristics of the HKMG being affected. These results revealed that the STI integration technology introduced herein improves the oxide reliability of HKMG DRAM products and maintains their technological excellence for the various complex needs of a rapidly changing market.
引用
收藏
页码:139427 / 139434
页数:8
相关论文
共 50 条
[31]   Replacement Metal Gate/High-k Last Technology for Aggressively Scaled Planar and FinFET-based Devices [J].
Veloso, A. ;
Lee, J. W. ;
Simoen, E. ;
Ragnarsson, L. -A. ;
Arimura, H. ;
Cho, M. J. ;
Boccardi, G. ;
Thean, A. ;
Horiguchi, N. .
DIELECTRICS FOR NANOSYSTEMS 6: MATERIALS SCIENCE, PROCESSING, RELIABILITY, AND MANUFACTURING, 2014, 61 (02) :225-235
[32]   Electrical and materials properties of AlN/HfO2 high-k stack with a metal gate [J].
Reid, Kimberly G. ;
Dip, Anthony ;
Sasaki, Sadao ;
Triyoso, Dina ;
Samavedam, Sri ;
Gilmer, David ;
Gondran, Carolyn F. H. .
THIN SOLID FILMS, 2009, 517 (08) :2712-2718
[33]   Frequency dependence of TDDB & PBTI with OTF monitoring methodology in high-k/Metal Gate stacks [J].
Bezza, A. ;
Rafik, M. ;
Roy, D. ;
Federspiel, X. ;
Mora, P. ;
Ghibaudo, G. .
2014 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM, 2014,
[34]   Improvement of cell transistors in high-k/metal-gate peripheral transistors technology for high-performance graphic memories [J].
Jang, Dongkyu ;
Lee, Jieun ;
Kim, Daekyum ;
Hwang, Doo Hee ;
Nho, Kyoungrock ;
Lee, Inkyum ;
Kim, Shindeuk ;
Park, Taehoon ;
Hong, Hyeongsun .
JAPANESE JOURNAL OF APPLIED PHYSICS, 2024, 63 (03)
[35]   Reliability Studies of a 32nm System-on-Chip (SoC) Platform Technology with 2nd Generation High-K/Metal Gate Transistors [J].
Rahman, A. ;
Agostinelli, M. ;
Bai, P. ;
Curello, G. ;
Deshpande, H. ;
Hafez, W. ;
Jan, C. -H. ;
Komeyli, K. ;
Park, J. ;
Phoa, K. ;
Tsai, C. ;
Yeh, J. -Y. ;
Xu, J. .
2011 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM (IRPS), 2011,
[36]   Dipole Model Explaining High-k/Metal Gate Threshold Voltage Tuning [J].
Kirsch, P. D. ;
Sivasubramani, P. ;
Huang, J. ;
Young, C. D. ;
Park, C. S. ;
Freeman, K. ;
Hussain, M. M. ;
Bersuker, G. ;
Harris, H. R. ;
Majhi, P. ;
Lysaght, P. ;
Tseng, H. -H. ;
Lee, B. H. ;
Jammy, R. .
ADVANCED GATE STACK, SOURCE/DRAIN, AND CHANNEL ENGINEERING FOR SI-BASED CMOS 5: NEW MATERIALS, PROCESSES, AND EQUIPMENT, 2009, 19 (01) :269-+
[37]   Reliability Study of MOS Devices by Profiling Trap Distribution in High-k Gate Dielectric [J].
Lu, Chun-Chang ;
Chang-Liao, Kuei-Shu ;
Tsao, Che-Hao ;
Ko, Hsueh-Chao ;
Hsu, Yao-Tung .
JOURNAL OF NANOELECTRONICS AND OPTOELECTRONICS, 2013, 8 (04) :366-368
[38]   Thulium Silicate Interfacial Layer for Scalable High-k/Metal Gate Stacks [J].
Litta, Eugenio Dentoni ;
Hellstrom, Per-Erik ;
Henkel, Christoph ;
Ostling, Mikael .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2013, 60 (10) :3271-3276
[39]   Impact of Off State Stress on advanced high-K metal gate NMOSFETs [J].
Spessot, Alessio ;
Aoulaiche, Marc ;
Cho, Moonju ;
Franco, Jacopo ;
Schram, Tom ;
Ritzenthaler, Romain ;
Kaczer, Ben .
PROCEEDINGS OF THE 2014 44TH EUROPEAN SOLID-STATE DEVICE RESEARCH CONFERENCE (ESSDERC 2014), 2014, :365-368
[40]   Influence of interlayer properties on the characteristics of high-k gate stacks [J].
Engstrom, O. ;
Mitrovic, I. Z. ;
Hall, S. .
SOLID-STATE ELECTRONICS, 2012, 75 :63-68