Novel STI Technology for Enhancing Reliability of High-k/Metal Gate DRAM

被引:0
作者
Park, Hyojin [1 ,2 ]
Kil, Gyuhyun [2 ]
Sung, Wonju [2 ]
Han, Junghoon [2 ]
Song, Jungwoo [2 ]
Choi, Byoungdeog [2 ,3 ]
机构
[1] Sungkyunkwan Univ, Dept Semicond & Display Engn, Suwon 16419, South Korea
[2] Samsung Elect Co, DRAM Proc Architecture Team, Hwaseong 18448, South Korea
[3] Sungkyunkwan Univ, Dept Elect & Comp Engn, Suwon 16419, South Korea
来源
IEEE ACCESS | 2024年 / 12卷
基金
新加坡国家研究基金会;
关键词
Logic gates; Reliability; Random access memory; Cleaning; Fabrication; Silicon; Process control; Dielectrics; ALD; DRAM; dielectric; gate first high-k/metal gate; gate oxide reliability; HKMG; seam; STI; DEPOSITION;
D O I
10.1109/ACCESS.2024.3459891
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
The challenges associated with semiconductor are increasing because of the rapid changes in the semiconductor market and the extreme scaling of semiconductors, with some processes reaching their technological limits. In the case of gate dielectrics, these limitations can be overcome by adopting high-k metal gate (HKMG) architecture instead of the previously used poly silicon/silicon oxy-nitride (PSION) structure. However, implementing the HKMG in a conventional DRAM process degrades the gate oxide. Therefore, in this study, a shallow trench isolation (STI) technology was developed to improve the gate oxide reliability in gate first HKMG DRAM structures. A novel STI process was developed to prevent the reduction in the oxide growth that occurs when the STI seam (or void) generated during the STI gap fill process meets the low temperature gate oxide process of the HKMG with SiGe. With the spacer STI (S-STI) structure, the ALD spacer was formed in the STI space region before the STI gap fill process to control the position of the STI seam (or void). Thus, a favorable environment for the growth of the gate oxide was established under the reduced effect of STI seam, and the oxide reliability was improved while maintaining the original structure and processes of the HKMG DRAM. Various analyses confirmed that the reliability was enhanced without the inherent characteristics of the HKMG being affected. These results revealed that the STI integration technology introduced herein improves the oxide reliability of HKMG DRAM products and maintains their technological excellence for the various complex needs of a rapidly changing market.
引用
收藏
页码:139427 / 139434
页数:8
相关论文
共 50 条
  • [21] Anomalous Width Dependence of Gate Current in High-K Metal Gate nMOS Transistors
    Duhan, Pardeep
    Ganeriwala, Mohit D.
    Rao, V. Ramgopal
    Mohapatra, Nihar R.
    IEEE ELECTRON DEVICE LETTERS, 2015, 36 (08) : 739 - 741
  • [22] The Observation of Width Quantization Impact on Device Performance and Reliability for High-k/Metal Tri-Gate FinFET
    Yeh, Wen-Kuan
    Zhang, Wenqi
    Yang, Yi-Lin
    Dai, An-Ni
    Wu, Kehuey
    Chou, Tung-Huan
    Lin, Cheng-Li
    Gan, Kwang-Jow
    Shih, Chia-Hung
    Chen, Po-Ying
    IEEE TRANSACTIONS ON DEVICE AND MATERIALS RELIABILITY, 2016, 16 (04) : 610 - 616
  • [23] Gate stack engineering to enhance high-κ/metal gate reliability for DRAM I/O applications
    O'Sullivan, B. J.
    Ritzenthaler, R.
    Simoen, E.
    Litta, E. Dentoni
    Schram, T.
    Chasin, A.
    Linten, D.
    Horiguchi, N.
    Machkaoutsan, V.
    Fazan, P.
    Ji, Y.
    2017 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM (IRPS), 2017,
  • [24] Gaussian Beam Incident on the One-Dimensional Diffraction Gratings with the High-K Metal Gate Stack Structures
    Kuo, Hung-Fei
    Frederick
    JOURNAL OF NANOSCIENCE AND NANOTECHNOLOGY, 2014, 14 (04) : 2780 - 2785
  • [25] The Study on Width Quantization impact on Device Performance and Reliability for high-k/metal Tri-Gate FinFET
    Yeh, Wen-Kuan
    Zhang, Wenqi
    Yang, Yi-Lin
    PROCEEDINGS OF THE 2015 IEEE INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC), 2015, : 563 - 566
  • [26] Reliability characteristics of high-K gate dielectrics HfO2 in metal-oxide semiconductor capacitors
    Han, DD
    Kang, JF
    Lin, CH
    Han, RQ
    MICROELECTRONIC ENGINEERING, 2003, 66 (1-4) : 643 - 647
  • [27] Extrapolation of Metal Gate With High-K Spacer in Strained Nanosystem Channel QWB Cylindrical FET for High-Speed Applications
    Barik, Rasmita
    Dhar, Rudra Sankar
    Kumar, Kuleen
    Sharma, Yash
    Banerjee, Amit
    IEEE ACCESS, 2025, 13 : 19469 - 19483
  • [28] Electrical and Reliability Characteristics of FinFETs With High-k Gate Stack and Plasma Treatments
    Li, Yan-Lin
    Chang-Liao, Kuei-Shu
    Li, Chen-Chien
    Huang, Chin-Hsiu
    Tsai, Shang-Fu
    Li, Cheng-Yuan
    Hong, Zi-Qin
    Fang, Hsin-Kai
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2021, 68 (01) : 4 - 9
  • [29] Special reliability features for Hf-based high-k gate dielectrics
    Ma, TP
    Bu, HM
    Wang, XW
    Song, LY
    He, W
    Wang, M
    Tseng, HH
    Tobin, PJ
    IEEE TRANSACTIONS ON DEVICE AND MATERIALS RELIABILITY, 2005, 5 (01) : 36 - 44
  • [30] Replacement Metal Gate/High-k Last Technology for Aggressively Scaled Planar and FinFET-based Devices
    Veloso, A.
    Lee, J. W.
    Simoen, E.
    Ragnarsson, L. -A.
    Arimura, H.
    Cho, M. J.
    Boccardi, G.
    Thean, A.
    Horiguchi, N.
    DIELECTRICS FOR NANOSYSTEMS 6: MATERIALS SCIENCE, PROCESSING, RELIABILITY, AND MANUFACTURING, 2014, 61 (02): : 225 - 235