Low power sleepy keeper technique based VLSI architecture of Viterbi decoder in WLANs

被引:0
|
作者
Thangavel K.D. [1 ]
Palaniappan S. [2 ]
机构
[1] EIE, Kongu Engineering College
[2] EEE, Velalar College of Engineering and Technology, Erode
关键词
bit error rate; circuit; Convolutional codes; frequency; leakage current; power; power dissipation; signal to noise ratio; sleepy keeper technique; spice; Viterbi decoder; wireless communication;
D O I
10.1080/1448837X.2020.1844366
中图分类号
学科分类号
摘要
.Wireless communication technologies have advanced from cellular networks to satellite systems which create an advancing demand for low power battery operated decoding unit.  Widely used error correction technique in the wireless communication systems is the channel coding.  In channel coding, convolutional codes are commonly used for the transmission of data over a noisy channel. The methodologies adopted in the proposed design to achieve low power and increase in performance is by designing the architecture of the Viterbi decoder at circuit level design using a sleepy keeper technique, which curtails the leakage power dissipation. The second method is by including the modified register exchange algorithm, which reduces the occurrence of error probability with low power in signal transmission in the wireless domain. Simulation of the design is executed in 45nm TSMC in Tanner-SPICE. Promising results are obtained with reduction in power 31.54% with the CMOS technology for the WLAN frequency of 2.5MHz. BER performance of the design also found to be low in the channel environment. . ©, Engineers Australia.
引用
收藏
页码:263 / 268
页数:5
相关论文
共 49 条
  • [41] Design of low power priority coder based on multi-threshold technique
    Hu, Xiao-Hui
    Zhang, Hui-Xi
    Shen, Ji-Zhong
    Zhejiang Daxue Xuebao (Gongxue Ban)/Journal of Zhejiang University (Engineering Science), 2009, 43 (05): : 860 - 863
  • [42] High Speed and Low Complexity XOR-Free Technique Based Data Encoder Architecture
    Venkatesh, T.
    Barathi, T. Divya
    2017 INTERNATIONAL CONFERENCE ON INNOVATIONS IN INFORMATION, EMBEDDED AND COMMUNICATION SYSTEMS (ICIIECS), 2017,
  • [43] Low-Power LDPC-CC Decoding Architecture Based on the Integration of Memory Banks
    Yoo, Injae
    Park, In-Cheol
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2017, 64 (09) : 1057 - 1061
  • [44] A Novel Wireless Charging Technique for Low-Power Devices Based on Wiegand Transducer
    Iob, Federico
    Saggini, Stefano
    Ursino, Mario
    Takemura, Yasushi
    IEEE JOURNAL OF EMERGING AND SELECTED TOPICS IN POWER ELECTRONICS, 2023, 11 (01) : 372 - 383
  • [45] An architecture for ultra-low-voltage ultra-low-power compressed sensing-based acquisition systems
    Paolino, Carmine
    Pareschi, Fabio
    Mangia, Mauro
    Rovatti, Riccardo
    Setti, Gianluca
    2021 IEEE NORDIC CIRCUITS AND SYSTEMS CONFERENCE (NORCAS), 2021,
  • [46] Low-Power Technique for SRAM-Based On-Chip Arbitrary-Waveform Generator
    Song, Taejoong
    Lee, Sang Min
    Park, Jongmin
    Hur, Joonhoi
    Lee, Michael
    Kim, Kihong
    Lee, Chang-Ho
    Bien, Franklin
    Lim, Kyutae
    Laskar, Joy
    IEEE TRANSACTIONS ON INSTRUMENTATION AND MEASUREMENT, 2011, 60 (04) : 1187 - 1196
  • [47] Low-power FinFET based boost converter design using dynamic threshold body biasing technique
    Sharma, Kulbhushan
    Thakur, Sandeep
    Elangovan, M.
    Sachdeva, Ashish
    INTERNATIONAL JOURNAL OF NUMERICAL MODELLING-ELECTRONIC NETWORKS DEVICES AND FIELDS, 2024, 37 (02)
  • [48] A Diode-Based D-2D DAC Architecture with Leakage Current Compensation for Ultra-low Power Application
    Coulon, Jesse
    Liu, Jin
    2022 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS 22), 2022, : 1445 - 1448
  • [49] A novel indirect read technique based SRAM with ability to charge recycle and differential read for low power consumption, high stability and performance
    Nayak, Debasish
    Rout, Prakash Kumar
    Sahu, Sudhakar
    Acharya, Debiprasad Priyabrata
    Nanda, Umakanta
    Tripthy, Dhananjaya
    MICROELECTRONICS JOURNAL, 2020, 97