Low power sleepy keeper technique based VLSI architecture of Viterbi decoder in WLANs

被引:0
|
作者
Thangavel K.D. [1 ]
Palaniappan S. [2 ]
机构
[1] EIE, Kongu Engineering College
[2] EEE, Velalar College of Engineering and Technology, Erode
关键词
bit error rate; circuit; Convolutional codes; frequency; leakage current; power; power dissipation; signal to noise ratio; sleepy keeper technique; spice; Viterbi decoder; wireless communication;
D O I
10.1080/1448837X.2020.1844366
中图分类号
学科分类号
摘要
.Wireless communication technologies have advanced from cellular networks to satellite systems which create an advancing demand for low power battery operated decoding unit.  Widely used error correction technique in the wireless communication systems is the channel coding.  In channel coding, convolutional codes are commonly used for the transmission of data over a noisy channel. The methodologies adopted in the proposed design to achieve low power and increase in performance is by designing the architecture of the Viterbi decoder at circuit level design using a sleepy keeper technique, which curtails the leakage power dissipation. The second method is by including the modified register exchange algorithm, which reduces the occurrence of error probability with low power in signal transmission in the wireless domain. Simulation of the design is executed in 45nm TSMC in Tanner-SPICE. Promising results are obtained with reduction in power 31.54% with the CMOS technology for the WLAN frequency of 2.5MHz. BER performance of the design also found to be low in the channel environment. . ©, Engineers Australia.
引用
收藏
页码:263 / 268
页数:5
相关论文
共 49 条
  • [31] Power-Efficient State Exchange Scheme for Low-Latency SMU Design of Viterbi Decoder
    Chun-Yuan Chu
    An-Yeu Wu
    Journal of Signal Processing Systems, 2012, 68 : 233 - 245
  • [32] A viterbi decoder with low-power trace-back memory structure for wireless pervasive communications
    Israsena, Pasin
    Kale, Izzet
    INTERNATIONAL SYMPOSIUM ON WIRELESS PERVASIVE COMPUTING 2006, CONFERENCE PROGRAM, 2006, : 75 - +
  • [33] Performance Analysis of a Modified MAP Decoder Architecture for Low Power Dissipation
    Shiyamala, S.
    Rajamani, V.
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2015, 34 (12) : 3949 - 3964
  • [34] Performance Analysis of a Modified MAP Decoder Architecture for Low Power Dissipation
    S. Shiyamala
    V. Rajamani
    Circuits, Systems, and Signal Processing, 2015, 34 : 3949 - 3964
  • [35] Design of low power Radix-2 and Radix-4 ACSU in Viterbi Decoder using HSPICE
    Prakash, Harsha S.
    Balamurugan., V
    PROCEEDINGS OF 2016 ONLINE INTERNATIONAL CONFERENCE ON GREEN ENGINEERING AND TECHNOLOGIES (IC-GET), 2016,
  • [36] Low Power High Performance Keeper Technique for High Fan-in Dynamic Gates
    Asgari, Farhad Haj Ali
    Ahmadi, Majid
    Wu, Jonathan
    2009 EUROPEAN CONFERENCE ON CIRCUIT THEORY AND DESIGN, VOLS 1 AND 2, 2009, : 523 - 526
  • [37] A Case Study on Fully Asynchronous ACS Module of Low-power Viterbi Decoder for Digital Wireless Communication Applications
    Guan, Xuguang
    Zhou, Duan
    Wang, Dan
    Yang, Yintang
    Zhu, Zhangming
    PROCEEDINGS OF THE 2009 INTERNATIONAL CONFERENCE ON COMPUTATIONAL INTELLIGENCE AND NATURAL COMPUTING, VOL II, 2009, : 426 - 429
  • [38] PHASE AMBIGUITY RESOLVER FOR PCM SOUND BROADCASTING SATELLITE SERVICE WITH LOW-POWER CONSUMPTION VITERBI DECODER EMPLOYING SST SCHEME
    SEKI, K
    KUBOTA, S
    KATO, S
    IEICE TRANSACTIONS ON COMMUNICATIONS, 1995, E78B (09) : 1269 - 1277
  • [39] Reverse Calculation-Based Low Memory Turbo Decoder for Power Constrained Applications
    Zhan, Ming
    Pang, Zhibo
    Yu, Kan
    Wen, Hong
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2021, 68 (06) : 2688 - 2701
  • [40] VLSI-Design and FPGA-Implementation of GMSK-Demodulator Architecture Using CORDIC Engine for Low-Power Application
    Kumar, Lalit
    Mittal, Deepak Kumar
    Shrestha, Rahul
    2016 IEEE ANNUAL INDIA CONFERENCE (INDICON), 2016,