Low power sleepy keeper technique based VLSI architecture of Viterbi decoder in WLANs

被引:0
|
作者
Thangavel K.D. [1 ]
Palaniappan S. [2 ]
机构
[1] EIE, Kongu Engineering College
[2] EEE, Velalar College of Engineering and Technology, Erode
关键词
bit error rate; circuit; Convolutional codes; frequency; leakage current; power; power dissipation; signal to noise ratio; sleepy keeper technique; spice; Viterbi decoder; wireless communication;
D O I
10.1080/1448837X.2020.1844366
中图分类号
学科分类号
摘要
.Wireless communication technologies have advanced from cellular networks to satellite systems which create an advancing demand for low power battery operated decoding unit.  Widely used error correction technique in the wireless communication systems is the channel coding.  In channel coding, convolutional codes are commonly used for the transmission of data over a noisy channel. The methodologies adopted in the proposed design to achieve low power and increase in performance is by designing the architecture of the Viterbi decoder at circuit level design using a sleepy keeper technique, which curtails the leakage power dissipation. The second method is by including the modified register exchange algorithm, which reduces the occurrence of error probability with low power in signal transmission in the wireless domain. Simulation of the design is executed in 45nm TSMC in Tanner-SPICE. Promising results are obtained with reduction in power 31.54% with the CMOS technology for the WLAN frequency of 2.5MHz. BER performance of the design also found to be low in the channel environment. . ©, Engineers Australia.
引用
收藏
页码:263 / 268
页数:5
相关论文
共 49 条
  • [1] PERFORMANCE ANALYSIS OF VLSI ARCHITECTURE OF VITERBI DECODER IN WLAN USING THE SLEEPY KEEPER TECHNIQUE
    Thangavel, Kalavathi Devi
    Palaniappan, Sakthivel
    Shanmugam, Sathish Kumar
    COMPTES RENDUS DE L ACADEMIE BULGARE DES SCIENCES, 2020, 73 (08): : 1123 - 1131
  • [2] Sleepy keeper style based Low Power VLSI Architecture of a Viterbi Decoder applying for the Wireless LAN Operation sustainability
    Devi, T. Kalavathi
    Priyanka, E. B.
    Sakthivel, P.
    Sagayaraj, A. Stephen
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2021, 109 (03) : 487 - 499
  • [3] Sleepy keeper style based Low Power VLSI Architecture of a Viterbi Decoder applying for the Wireless LAN Operation sustainability
    T. Kalavathi Devi
    E. B. Priyanka
    P. Sakthivel
    A. Stephen Sagayaraj
    Analog Integrated Circuits and Signal Processing, 2021, 109 : 487 - 499
  • [4] A Configurable and Low Complexity Hard-Decision Viterbi Decoder in VLSI Architecture
    Putra, Rachmad Vidya Wicaksana
    Adiono, Trio
    2014 2ND INTERNATIONAL CONFERENCE ON INFORMATION AND COMMUNICATION TECHNOLOGY (ICOICT), 2014,
  • [5] Design and VLSI architecture of non-polynomial based low probability of error (Pb) Viterbi decoder
    Arun, C.
    Rajamani, V.
    JOURNAL OF SCIENTIFIC & INDUSTRIAL RESEARCH, 2009, 68 (02): : 97 - 106
  • [6] Low Power VLSI Implementation of Convolution Encoder and Viterbi Decoder using Verilog HDL
    Ramanna, Dasari
    Ganesan, V
    BIOSCIENCE BIOTECHNOLOGY RESEARCH COMMUNICATIONS, 2020, 13 (13): : 177 - 184
  • [7] A new VLSI design for viterbi decoder based on ASIP
    Yi, ZQ
    Xu, YX
    Li, Y
    Wang, K
    2002 INTERNATIONAL CONFERENCE ON COMMUNICATIONS, CIRCUITS AND SYSTEMS AND WEST SINO EXPOSITION PROCEEDINGS, VOLS 1-4, 2002, : 1511 - 1514
  • [8] A Low-Power Radix-4 Viterbi Decoder Based on DCVSPG Pulsed Latch with Sharing Technique
    Lee, Xin-Ru
    Chang, Hsie-Chia
    Lee, Chen-Yi
    PROCEEDINGS OF THE 2010 IEEE ASIA PACIFIC CONFERENCE ON CIRCUIT AND SYSTEM (APCCAS), 2010, : 1203 - 1206
  • [9] Low-power Viterbi decoder for CDMA mobile terminals
    Kang, IY
    Willson, AN
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1998, 33 (03) : 473 - 482
  • [10] An improved low power Viterbi decoder in system-on-chips
    Gao, Rong
    Tang, Li-Xing
    Cao, Shan
    PROCEEDINGS OF THE 2ND ANNUAL INTERNATIONAL CONFERENCE ON ELECTRONICS, ELECTRICAL ENGINEERING AND INFORMATION SCIENCE (EEEIS 2016), 2016, 117 : 299 - 306