Fault-tolerant and Area-efficient EXOR Circuit Design using QCA Nanotechnology

被引:0
作者
Sharma, Vijay Kumar [1 ]
机构
[1] School of Electronics & Communication Engineering, Shri Mata Vaishno Devi University, Katra
关键词
exclusive-OR; fault analysis; power maps; Quantum-dot cellular automata; translation method;
D O I
10.25103/jestr.175.03
中图分类号
学科分类号
摘要
Quantum-dot cellular automata (QCA) nanotechnology offers efficient design of digital circuits. High-speed, low-energy consumption, low-area requirement are the significant features of QCA nanotechnology. An exclusive-OR (EXOR) gate has been applied to design various digital applications. Hence, an efficient EXOR gate design needs to be implemented. This research work proposes a translation-based three input EXOR gate in QCA nanotechnology. The proposed EXOR gate is extensively explored for fault analysis. The power dissipation analysis is also given for the proposed EXOR gate. The proposed EXOR gate has only 10 cells and two clock latencies. For the performance evaluation of the proposed EXOR gate, a comparative analysis is provided for different parameters. The proposed EXOR gate outperforms in comparison to the existing EXOR gates in QCA nanotechnology. It improves the cell area by 25% and the layout cost by 23.08% in comparison with the best-reported three input EXOR gate in the literature. The efficacy of the proposed three input EXOR gate for the digital circuit implementation is noted by designing a 1-bit full subtractor, a 4-bit parity checker, and a 4-bit binary to gray (B2G) code converter. © (2024), (International Hellenic University - School of Science). All rights reserved.
引用
收藏
页码:24 / 31
页数:7
相关论文
共 50 条
  • [1] Design of a practical fault-tolerant adder in QCA
    Kumar, Dharmendra
    Mitra, Debasis
    MICROELECTRONICS JOURNAL, 2016, 53 : 90 - 104
  • [2] On fault-tolerant design of Exclusive-OR gates in QCA
    Kumar, Dharmendra
    Mitra, Debasis
    Bhattacharya, Bhargab B.
    JOURNAL OF COMPUTATIONAL ELECTRONICS, 2017, 16 (03) : 896 - 906
  • [3] On fault-tolerant design of Exclusive-OR gates in QCA
    Dharmendra Kumar
    Debasis Mitra
    Bhargab B. Bhattacharya
    Journal of Computational Electronics, 2017, 16 : 896 - 906
  • [4] Using nano-scale QCA technology for designing fault-tolerant 2:1 multiplexer
    Linli Wu
    Zhangyi Shen
    Yun Ji
    Analog Integrated Circuits and Signal Processing, 2021, 109 : 553 - 562
  • [5] Using nano-scale QCA technology for designing fault-tolerant 2:1 multiplexer
    Wu, Linli
    Shen, Zhangyi
    Ji, Yun
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2021, 109 (03) : 553 - 562
  • [6] The design and implementation of a robust single-layer QCA ALU using a novel fault-tolerant three-input majority gate
    Ahmadpour, Seyed-Sajad
    Mosleh, Mohammad
    Rasouli Heikalabad, Saeed
    JOURNAL OF SUPERCOMPUTING, 2020, 76 (12) : 10155 - 10185
  • [7] The design and implementation of a robust single-layer QCA ALU using a novel fault-tolerant three-input majority gate
    Seyed-Sajad Ahmadpour
    Mohammad Mosleh
    Saeed Rasouli Heikalabad
    The Journal of Supercomputing, 2020, 76 : 10155 - 10185
  • [8] Novel Efficient Circuit Design for Multilayer QCA RCA
    Roshany, Hamid Reza
    Rezai, Abdalhossein
    INTERNATIONAL JOURNAL OF THEORETICAL PHYSICS, 2019, 58 (06) : 1745 - 1757
  • [9] Novel Efficient Circuit Design for Multilayer QCA RCA
    Hamid Reza Roshany
    Abdalhossein Rezai
    International Journal of Theoretical Physics, 2019, 58 : 1745 - 1757
  • [10] Designing a one-bit coplanar QCA ALU using a novel robust area-efficient three-input majority gate design
    Riki, Samira
    Hassani, Fatemeh Serajeh
    JOURNAL OF SUPERCOMPUTING, 2023, 79 (16) : 17897 - 17918