Deep cryogenic silicon etching for 3D integrated capacitors: A numerical perspective

被引:0
|
作者
Rudenko, M. K. [1 ]
Miakonkikh, A. V. [1 ]
Rudenko, K. V. [1 ]
机构
[1] RAS, Valiev Inst Phys & Technol, 34 Nakhimovsky Ave, Moscow 117218, Russia
来源
基金
俄罗斯科学基金会;
关键词
FEATURE-SCALE MODEL; MICRO-SUPERCAPACITORS; NANOWIRE ARRAYS; SF6/O-2; PLASMA; SI; SIMULATION; FABRICATION; POLYSILICON; PROFILES; TRENCHES;
D O I
10.1116/6.0003966
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
One promising approach to increase the capacity density of integral microcapacitors, microsupercapacitors, and microbatteries is three-dimensional structure design, where electrodes are exposed in three dimensions instead of conventional in-plane electrodes. Such structures include nanowires, nanotubes, nanopillars, nanoholes, nanosheets, and nanowalls. In this work, a cryogenic silicon etching process suitable for fabrication of structures with high electrode area is proposed. A numeric model of this process is experimentally calibrated and used for pillar array structure sidewall area optimization. The use of adaptive Runge-Kutta-Fehlberg time integrator allows to achieve almost linear overall computation complexity as a function of simulated etching time, despite the linear increase in conductance computation complexity with depth. A rule for choosing optimal geometric structure parameters under technological constraints is formulated. An optimized trefoil-like structure is proposed, resulting in a total 5.5% increase in sidewall area with respect to the hexagonal array of circular pillars, resulting in 20.33 sidewall area per unit chip area for 30 min long etch or 31.80 for 60 min long etch.
引用
收藏
页数:11
相关论文
共 50 条
  • [1] Cryogenic etching of deep narrow trenches in silicon
    Aachboun, S
    Ranson, P
    Hilbert, C
    Boufnichel, M
    JOURNAL OF VACUUM SCIENCE & TECHNOLOGY A-VACUUM SURFACES AND FILMS, 2000, 18 (04): : 1848 - 1852
  • [2] ICP cryogenic dry etching for shallow and deep etching of silicon
    Soekmen, Ue
    Balke, M.
    Stranz, A.
    Fuendling, S.
    Peiner, E.
    Wehmann, H. -H.
    Waag, A.
    SMART SENSORS, ACTUATORS, AND MEMS IV, 2009, 7362
  • [3] Performance of 3D capacitors integrated on silicon for DC-DC converter applications
    Benazzi, A.
    Brunet, M.
    Dubreuil, P.
    Mauran, N.
    Bary, L.
    Laur, J-P.
    Sanchez, J-L.
    Isoird, K.
    2007 EUROPEAN CONFERENCE ON POWER ELECTRONICS AND APPLICATIONS, VOLS 1-10, 2007, : 1594 - 1602
  • [4] Wet Etching of Deep Trenches on Silicon with Three-dimensional (3D) Controllability
    Li, Liyi
    Wong, Ching-Ping
    2014 IEEE 64TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2014, : 1848 - 1852
  • [5] 3D Chip Stack with Integrated Decoupling Capacitors
    Dang, Bing
    Wright, Steven L.
    Andry, Paul
    Sprogis, Edmund
    Ketkar, Supriya
    Tsang, Cornelia
    Polastre, Robert
    Knickerbocker, John
    2009 IEEE 59TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE, VOLS 1-4, 2009, : 1 - +
  • [6] 3D Numerical Analysis of Integrated Power Inductor in Silicon for DC / DC Converters
    Dhahri, Yassin
    Ghedira, Sami
    Zrafi, Rached
    Besbes, Kamel
    2015 16TH INTERNATIONAL CONFERENCE ON SCIENCES AND TECHNIQUES OF AUTOMATIC CONTROL AND COMPUTER ENGINEERING (STA), 2015, : 557 - 561
  • [7] Integrated Circuits 3D Silicon Integration
    Chammah, T.
    Giuma, T.
    2009 FOURTH INTERNATIONAL CONFERENCE ON SYSTEMS (ICONS), 2009, : 204 - 209
  • [8] 3D integrated hybrid silicon laser
    Song, Bowen
    Stagarescu, Cristian
    Ristic, Sasa
    Behfar, Alex
    Klamkin, Jonathan
    OPTICS EXPRESS, 2016, 24 (10): : 10435 - 10444
  • [9] 3D Integrated Hybrid Silicon Laser
    Song, Bowen
    Contu, Pietro
    Stagarescu, Cristian
    Pinna, Sergio
    Abolghasem, Payam
    Ristic, Sasa
    Bickel, Nathan
    Bowker, Jason
    Behfar, Alex
    Klamkin, Jonathan
    ECOC 2015 41ST EUROPEAN CONFERENCE ON OPTICAL COMMUNICATION, 2015,
  • [10] Qualification of 3D Integrated Silicon Photonics
    Fere, Massimo
    Gobbato, Livio
    Tremolada, Matteo
    Shaw, Mark
    Kermarrec, Olivier
    Besset, Carine
    Curti, Roberto
    Fiabane, Fabio Pietro
    Zhang, Xueren
    PROCEEDINGS OF THE 2016 IEEE 18TH ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE (EPTC), 2016, : 73 - 78