Effect of interface roughness on gate bias instability of polycrystalline silicon thin-film transistors

被引:0
|
作者
Hastas, N.A. [1 ]
Dimitriadis, C.A. [1 ]
Kamarinos, G. [2 ]
机构
[1] Hastas, N.A.
[2] Dimitriadis, C.A.
[3] Kamarinos, G.
来源
Hastas, N.A. | 1600年 / American Institute of Physics Inc.卷 / 92期
关键词
Polycrystalline materials - Thin film circuits - Silicon oxides - Thin films - Electric grounding - Gates (transistor) - Interfaces (materials) - Polysilicon - Silica - Bias voltage;
D O I
暂无
中图分类号
学科分类号
摘要
The effect of the SiO2/polycrystalline silicon (polysilicon) interface roughness on the stability of n-channel large grain polysilicon thin-film transistors (TFTs) is investigated. The positive gate voltage of 20 V is used in the bias stress experiments, with the source and drain grounded. It is shown that the current through the gate oxide and the stability of the TFT are directly related to the importance of the interface roughness. The evolution of the TFT parameters with stress duration indicates that the turn-on voltage Von and the subthreshold swing voltage S are degraded due to the generation of dangling bond midgap states, while the leakage current I L and the maximum transconductance Gm are degraded due to the generation of strain-bond tail states. Moreover, the parameters V on and IL are found to degrade faster than the parameters S and Gm, respectively, due to electron trapping in the gate oxide. © 2002 American Institute of Physics.
引用
收藏
相关论文
共 50 条
  • [21] Characterization of polycrystalline silicon thin-film transistors
    Sameshima, Toshiyuki
    Kimura, Mutsumi
    Japanese Journal of Applied Physics, Part 1: Regular Papers and Short Notes and Review Papers, 2006, 45 (3 A): : 1534 - 1539
  • [22] Characterization of polycrystalline silicon thin-film transistors
    Sameshima, T
    Kimura, M
    JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS BRIEF COMMUNICATIONS & REVIEW PAPERS, 2006, 45 (3A): : 1534 - 1539
  • [23] Comprehensive study on dynamic bias temperature instability of p-channel polycrystalline silicon thin-film transistors
    Huang, C. -F.
    Yang, Y. -J.
    Peng, C. -Y.
    Sun, H. -C.
    Liu, C. W.
    Chao, C. -W.
    Lin, K. -C.
    2007 INTERNATIONAL SEMICONDUCTOR DEVICE RESEARCH SYMPOSIUM, VOLS 1 AND 2, 2007, : 638 - +
  • [24] Interface and gate bias dependence responses of sensing organic thin-film transistors
    Tanese, MC
    Fine, D
    Dodabalapur, A
    Torsi, L
    BIOSENSORS & BIOELECTRONICS, 2005, 21 (05): : 782 - 788
  • [25] BIAS DEPENDENCE OF INSTABILITY MECHANISMS IN AMORPHOUS-SILICON THIN-FILM TRANSISTORS
    POWELL, MJ
    VANBERKEL, C
    FRENCH, ID
    NICHOLLS, DH
    APPLIED PHYSICS LETTERS, 1987, 51 (16) : 1242 - 1244
  • [26] Drain Bias Effect on the Instability of Amorphous InGaZnO Thin-Film Transistors under Negative Gate Bias and Illumination Stress
    Wang, Dapeng
    Hung, Mai Phi
    Jiang, Jingxin
    Toda, Tatsuya
    Furuta, Mamoru
    THIN FILM TRANSISTORS 12 (TFT 12), 2014, 64 (10): : 65 - 70
  • [27] Degradation mechanisms for polycrystalline silicon thin-film transistors with a grain boundary in the channel under negative gate bias stress
    张冬利
    王明湘
    王槐生
    Chinese Physics B, 2022, (12) : 599 - 604
  • [28] Device instability of postannealed TiOx thin-film transistors under gate bias stresses
    Ahn, Byung Du
    Ok, Kyung-Chul
    Park, Jin-Seong
    Chung, Kwun-Bum
    JOURNAL OF VACUUM SCIENCE & TECHNOLOGY B, 2013, 31 (02):
  • [29] Degradation mechanisms for polycrystalline silicon thin-film transistors with a grain boundary in the channel under negative gate bias stress
    Zhang, Dongli
    Wang, Mingxiang
    Wang, Huaisheng
    CHINESE PHYSICS B, 2022, 31 (12)
  • [30] Roles of Trap States in the Dynamic Degradation of Polycrystalline Silicon Thin-Film Transistors Under AC Gate Bias Stress
    Zhang, Bing
    Zhang, Dongli
    Wang, Mingxiang
    Wang, Huaisheng
    Wang, Rongxin
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2024, 71 (01) : 588 - 594