Power-optimal encoding for low-power address bus

被引:0
|
作者
School of Electronics and Information Engineering, Xi'an Jiaotong University, Xi'an 710049, China [1 ]
机构
关键词
Benchmarking - CMOS integrated circuits - Energy dissipation - Sorting;
D O I
暂无
中图分类号
学科分类号
摘要
This paper presented a novel bus encoding method to reduce the switching activity on address buses and hence reduce power dissipation. Dynamic-sorting encoding (DSE) method reduces the power dissipation of address bus based on the dynamic reordering of the modified offset address bus lines. This method reorders the ten least significant bits of offset address according to the range of offset address, and the optimal sorting pattern is transmitted through the high bits of address bus without the need for redundant bus lines. The experimental results by using an instruction set simulator and SPEC2000 benchmarks show that DSE method can reduce signal transitions on the address bus by 88.2%, and the actual overhead of the encoder circuit is estimated after encoder is designed and synthesized in 0.18-μm CMOS technology. The results show that DSE method outperforms the low-power encoding schemes presented in the past.
引用
收藏
页码:652 / 656
相关论文
共 50 条
  • [31] Segmented bus design for low-power systems
    Natl Chung-Cheng Univ, Chiayi, Taiwan
    IEEE Trans Very Large Scale Integr VLSI Syst, 1 (25-29):
  • [32] Segmented bus design for low-power systems
    Chen, JY
    Jone, WB
    Wang, JS
    Lu, HI
    Chen, TF
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 1999, 7 (01) : 25 - 29
  • [33] Address bus encoding techniques for system-level power optimization
    Benini, L
    De Micheli, G
    Macii, E
    Sciuto, D
    Silvano, C
    DESIGN, AUTOMATION AND TEST IN EUROPE, PROCEEDINGS, 1998, : 861 - 866
  • [34] Power optimization of core-based systems by address bus encoding
    Benini, L
    De Micheli, G
    Macii, E
    Poncino, M
    Quer, S
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 1998, 6 (04) : 554 - 562
  • [35] Reducing address bus transitions for low power memory
    Panda, PR
    Dutt, ND
    EUROPEAN DESIGN & TEST CONFERENCE 1996 - ED&TC 96, PROCEEDINGS, 1996, : 63 - 67
  • [36] Power-Optimal Guidance for Planar Space Solar Power Satellites
    Marshall, Michael A.
    Goel, Ashish
    Pellegrino, Sergio
    JOURNAL OF GUIDANCE CONTROL AND DYNAMICS, 2020, 43 (03) : 518 - 535
  • [37] Opcode encoding for low-power instruction fetch
    Kim, S
    Kim, J
    ELECTRONICS LETTERS, 1999, 35 (13) : 1064 - 1065
  • [38] Predicting power-optimal kinematics of avian wings
    Parslew, Ben
    JOURNAL OF THE ROYAL SOCIETY INTERFACE, 2015, 12 (102)
  • [39] State encoding for low-power FSMs in FPGA
    Mengibar, L
    Entrena, L
    Lorenz, MG
    Sánchez-Reillo, R
    INTEGRATED CIRCUIT AND SYSTEM DESIGN: POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION, 2003, 2799 : 31 - 40
  • [40] Instruction compression and encoding for low-power systems
    Kadayif, I
    Kandemir, MT
    15TH ANNUAL IEEE INTERNATIONAL ASIC/SOC CONFERENCE, PROCEEDINGS, 2002, : 301 - 305