Power-optimal encoding for low-power address bus

被引:0
|
作者
School of Electronics and Information Engineering, Xi'an Jiaotong University, Xi'an 710049, China [1 ]
机构
关键词
Benchmarking - CMOS integrated circuits - Energy dissipation - Sorting;
D O I
暂无
中图分类号
学科分类号
摘要
This paper presented a novel bus encoding method to reduce the switching activity on address buses and hence reduce power dissipation. Dynamic-sorting encoding (DSE) method reduces the power dissipation of address bus based on the dynamic reordering of the modified offset address bus lines. This method reorders the ten least significant bits of offset address according to the range of offset address, and the optimal sorting pattern is transmitted through the high bits of address bus without the need for redundant bus lines. The experimental results by using an instruction set simulator and SPEC2000 benchmarks show that DSE method can reduce signal transitions on the address bus by 88.2%, and the actual overhead of the encoder circuit is estimated after encoder is designed and synthesized in 0.18-μm CMOS technology. The results show that DSE method outperforms the low-power encoding schemes presented in the past.
引用
收藏
页码:652 / 656
相关论文
共 50 条
  • [21] Irredundant low power address bus encoding techniques based on adaptive codebooks
    Komatsu, S
    Fujita, M
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2003, E86A (12) : 3001 - 3008
  • [22] LOW-POWER INSTRUCTION ADDRESS BUS CODING WITH XOR-BITS ARCHITECTURE
    Fan, Chih-Peng
    Fang, Chia-Hao
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2009, 18 (01) : 45 - 57
  • [23] Resource-constrained low-power bus encoding with crosstalk delay elimination
    Cha, M
    Lyuh, CG
    Kim, T
    ASP-DAC 2004: PROCEEDINGS OF THE ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, 2004, : 835 - 838
  • [24] An efficient low-power bus architecture
    Rjoub, A
    Nikolaidis, S
    Koufopavlou, O
    Stouraitis, T
    ISCAS '97 - PROCEEDINGS OF 1997 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS I - IV: CIRCUITS AND SYSTEMS IN THE INFORMATION AGE, 1997, : 1864 - 1867
  • [25] Bus encoding architecture for low-power implementation of an AMBA-based SoC platform
    Osborne, S
    Erdogan, AT
    Arslan, T
    Robinson, D
    IEE PROCEEDINGS-COMPUTERS AND DIGITAL TECHNIQUES, 2002, 149 (04): : 152 - 156
  • [26] Absolute Difference and Low-Power Bus Encoding Method for LCD Digital Display Interfaces
    Fang, Chia-Hao
    Lung, I-Tao
    Fan, Chih-Peng
    VLSI DESIGN, 2012,
  • [27] Serial bus encoding for low power application
    Saneei, Mohsen
    Afzali-Kusha, Ali
    Navabi, Zainalabedin
    2006 INTERNATIONAL SYMPOSIUM ON SYSTEM-ON-CHIP PROCEEDINGS, 2006, : 99 - +
  • [28] Memory bus encoding for low power: A tutorial
    Cheng, WC
    Pedram, M
    INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, PROCEEDINGS, 2001, : 199 - 204
  • [29] Adaptive low-power address encoding techniques using self-organizing lists
    Mamidipaka, MN
    Hirschberg, DS
    Dutt, ND
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2003, 11 (05) : 827 - 834
  • [30] Enhanced bus invert encodings for low-power
    Narayanan, U
    Chung, KS
    Kim, T
    2002 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL V, PROCEEDINGS, 2002, : 25 - 28