Power-optimal encoding for low-power address bus

被引:0
|
作者
School of Electronics and Information Engineering, Xi'an Jiaotong University, Xi'an 710049, China [1 ]
机构
关键词
Benchmarking - CMOS integrated circuits - Energy dissipation - Sorting;
D O I
暂无
中图分类号
学科分类号
摘要
This paper presented a novel bus encoding method to reduce the switching activity on address buses and hence reduce power dissipation. Dynamic-sorting encoding (DSE) method reduces the power dissipation of address bus based on the dynamic reordering of the modified offset address bus lines. This method reorders the ten least significant bits of offset address according to the range of offset address, and the optimal sorting pattern is transmitted through the high bits of address bus without the need for redundant bus lines. The experimental results by using an instruction set simulator and SPEC2000 benchmarks show that DSE method can reduce signal transitions on the address bus by 88.2%, and the actual overhead of the encoder circuit is estimated after encoder is designed and synthesized in 0.18-μm CMOS technology. The results show that DSE method outperforms the low-power encoding schemes presented in the past.
引用
收藏
页码:652 / 656
相关论文
共 50 条
  • [1] Power-optimal encoding for DRAM address bus
    Cheng, WC
    Pedram, M
    ISLPED '00: PROCEEDINGS OF THE 2000 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, 2000, : 250 - 252
  • [2] Power-optimal encoding for DRAM address bus
    Cheng, Wei-Chung, 2000, IEEE, Piscataway, NJ, United States
  • [3] Power-optimal encoding for a DRAM address bus
    Cheng, WC
    Pedram, M
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2002, 10 (02) : 109 - 118
  • [4] Low-power data address bus encoding method
    Weng, TH
    Chiao, WH
    Shann, JJJ
    Chung, CP
    Lu, J
    CDES '05: PROCEEDINGS OF THE 2005 INTERNATIONAL CONFERENCE ON COMPUTER DESIGN, 2005, : 204 - 210
  • [5] Irredundant address bus encoding for low power
    Aghaghiri, Y
    Fallah, F
    Pedram, M
    ISLPED'01: PROCEEDINGS OF THE 2001 INTERNATIONAL SYMPOSIUM ON LOWPOWER ELECTRONICS AND DESIGN, 2001, : 182 - 187
  • [6] Low-power bus encoding with crosstalk delay elimination
    Lyuh, CG
    Kim, T
    IEE PROCEEDINGS-COMPUTERS AND DIGITAL TECHNIQUES, 2006, 153 (02): : 93 - 100
  • [7] Low-power instruction bus encoding for embedded processors
    Petrov, P
    Orailoglu, A
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2004, 12 (08) : 812 - 826
  • [8] Narrow bus encoding for low-power DSP systems
    Shin, Y
    Choi, K
    Chang, YH
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2001, 9 (05) : 656 - 660
  • [9] Low power address bus encoding using loop prediction
    Wang, Leiou
    Wang, Donghui
    Hao, Chengpeng
    IEICE ELECTRONICS EXPRESS, 2014, 11 (12):
  • [10] Shifted gray encoding to reduce instruction memory address bus switching for low-power embedded systems
    Guo, Hui
    Parameswaran, Sri
    JOURNAL OF SYSTEMS ARCHITECTURE, 2010, 56 (4-6) : 180 - 190