A radiation-hardened model design of CMOS digital logic circuit for nuclear power plant IC and its total radiation damage analysis

被引:0
|
作者
Lee M.-W. [2 ]
Lee N.-H. [2 ]
Kim J.-Y. [2 ]
Cho S.-I. [1 ]
机构
[1] Dept. of Electronic Engineering, Chonbuk National University
关键词
D-latch; Integrated circuit; Nuclear power plant; Radiation-hardening technology; Total ionizing dose; Unit cell;
D O I
10.5370/KIEE.2018.67.6.745
中图分类号
学科分类号
摘要
ICs(Integrated circuits) for nuclear power plant exposed to radiation environment occur malfunctions and data errors by the TID(Total ionizing dose) effects among radiation-damage phenomenons. In order to protect ICs from the TID effects, this paper proposes a radiation-hardening of the logic circuit(D-latch) which used for the data synchronization and the clock division in the ICs design. The radiation-hardening technology in the logic device(NAND) that constitutes the proposed RH(Radiation-hardened) D-latch is structurally more advantageous than the conventional technologies in that it keeps the device characteristics of the commercial process. Because of this, the unit cell based design of the RH logic device is possible, which makes it easier to design RH ICs, including digital logic circuits, and reduce the time and cost required in RH circuit design. In this paper, we design and modeling the structure of RH D-latch based on commercial 0.35㎛ CMOS process using Silvaco’s TCAD 3D tool. As a result of verifying the radiation characteristics by applying the radiation-damage M&S (Modeling&Simulation) technique, we have confirmed the radiation-damage of the standard D-latch and the RH performance of the proposed D-latch by the TID effects. Copyright © The Korean Institute of Electrical Engineers.
引用
收藏
页码:745 / 752
页数:7
相关论文
共 7 条
  • [1] Reducing radiation-hardened digital circuit power consumption
    McIver, JK
    Clark, LT
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2005, 52 (06) : 2503 - 2509
  • [2] Total dose and displacement damage effects in a radiation-hardened CMOS APS
    Bogaerts, J
    Dierickx, B
    Meynants, G
    Uwaerts, D
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2003, 50 (01) : 84 - 90
  • [3] New Radiation-Hardened Design of a CMOS Instrumentation Amplifier and its Tolerant Characteristic Analysis
    Lee, Minwoong
    Cho, Seongik
    Lee, Namho
    Kim, Jongyeol
    ELECTRONICS, 2020, 9 (03)
  • [4] Radiation-Hardened Sensor Interface Circuit for Monitoring Severe Accidents in Nuclear Power Plants
    Jeon, Hyuntak
    Kwon, Inyong
    Je, Minkyu
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2020, 67 (07) : 1738 - 1745
  • [5] Radiation-Hardened Library Cell Template and its Total Ionizing Dose (TID) Delay Characterization in 65nm CMOS Process
    Chang, Joseph S.
    Chong, Kwen-Siong
    Shu, Wei
    Lin, Tong
    Jiang, Jize
    Lwin, Ne Kyaw Zwa
    Kang, Yang
    2014 IEEE 57TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2014, : 821 - 824
  • [6] Quantitative Analysis and Study of β Radiation Damage to Instruments in Severe Nuclear Power Plant Accidents
    Qin Y.
    Zhu J.
    Zhang M.
    He P.
    He Z.
    Li X.
    Xu T.
    Chen J.
    Li H.
    Ye Y.
    Hedongli Gongcheng/Nuclear Power Engineering, 2021, 42 (01): : 143 - 147
  • [7] Study on long-term radiation exposure analysis after the Fukushima Dai-ichi nuclear power plant accident: validation of the EU long-term radiation exposure model (ERMIN)
    Kim, Minsik
    Ohba, Ryohji
    Oura, Masamichi
    Kato, Shinsuke
    JOURNAL OF NUCLEAR SCIENCE AND TECHNOLOGY, 2016, 53 (06) : 774 - 782