Design and implementation of a reversible logic based 8-bit arithmetic and logic unit

被引:0
作者
Arunachalam, Kamaraj [1 ]
Perumalsamy, Marichamy [2 ]
Sundaram, C. Kalyana [1 ]
Kumar, J. Senthil [1 ]
机构
[1] Department of ECE, Mepco Schlenk Engineering College, Sivakasi
[2] P.S.R. Engineering College, Sivakasi
关键词
ALU; Control unit; Feynman gate; Fredkin gate; Peres gate; Reversible logic;
D O I
10.2316/Journal.202.2014.2.202-3832
中图分类号
学科分类号
摘要
An important requirement of a digital system design is to reduce the power dissipation. Reversible logic is an emerging technique, which has the ability to reduce power dissipation. The reversible circuits do not lose information and can generate unique outputs from specified inputs and vice versa. There is no loss of bits during its computation, which results in reduction in power dissipation. In this paper, an 8-bit arithmetic and logic unit (ALU) using reversible logic circuits is proposed and designed in Verilog HDL. The synthesis and implementation result show that the proposed ALU improves by 39% in terms of power dissipation and 10% in terms of propagation delay over the ALU using conventional circuits. It has application in diverse fields such as low-power complementary metal oxide semiconductor (CMOS) design, optical information processing, cryptography, quantum computation and nanotechnology.
引用
收藏
页码:49 / 55
页数:6
相关论文
共 50 条
  • [41] Efficient Implementation of Cryptographic Arithmetic Primitives Using Reversible Logic and Vedic Mathematics
    Kiran Kumar V.G.
    Shantharama Rai C.
    Journal of The Institution of Engineers (India): Series B, 2021, 102 (01) : 59 - 74
  • [42] Reversible Logic Based MOS Current Mode Logic Implementation in Digital Circuits
    Devi, S. Sharmila
    Bhanumathi, V
    CMC-COMPUTERS MATERIALS & CONTINUA, 2022, 70 (02): : 3609 - 3624
  • [43] Design and implementation of reversible logic gates using silicene-based p–n junction logic devices
    Inderdeep Singh Bhatia
    Deep Kamal Kaur Randhawa
    Journal of Computational Electronics, 2021, 20 : 735 - 744
  • [44] Implementation of Power Efficient 8-bit Reversible Linear Feedback Shift Register for BIST
    Kumar, Praveen Y. G.
    Kariyappa, B. S.
    Kurian, M. Z.
    PROCEEDINGS OF THE 2017 INTERNATIONAL CONFERENCE ON INVENTIVE SYSTEMS AND CONTROL (ICISC 2017), 2017, : 715 - 719
  • [45] Design and implementation of reversible logic gates using silicene-based p-n junction logic devices
    Bhatia, Inderdeep Singh
    Randhawa, Deep Kamal Kaur
    JOURNAL OF COMPUTATIONAL ELECTRONICS, 2021, 20 (01) : 735 - 744
  • [46] Design of novel area-efficient coplanar reversible arithmetic and logic unit with an energy estimation in quantum-dot cellular automata
    Venna, Rama Krishna Reddy
    Jayakumar, G. Durga
    JOURNAL OF SUPERCOMPUTING, 2023, 79 (02) : 1908 - 1925
  • [47] Implementation of Reversible Logic Design in Nanoelectronics on Basis of Majority Gates
    Roohi, Arman
    Khademolhosseini, Hossein
    Sayedsalehi, Samira
    Navi, Keivan
    2012 16TH CSI INTERNATIONAL SYMPOSIUM ON COMPUTER ARCHITECTURE AND DIGITAL SYSTEMS (CADS), 2012, : 1 - 6
  • [48] Design of a Tree-Based Comparator and Memory Unit Based on a Novel Reversible Logic Structure
    Morrison, Matthew
    Lewandowski, Matthew
    Ranganathan, Nagarajan
    2012 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI (ISVLSI), 2012, : 231 - 236
  • [49] A flexible arithmetic and logic unit for multimedia processing
    Senthilvelan, M
    Schulte, MJ
    ADVANCED SIGNAL PROCESSING ALGORITHMS, ARCHITECTURES, AND IMPLEMENTATIONS XIII, 2003, 5205 : 520 - 528
  • [50] An Arithmetic and Logic Unit Optimized for Area and power
    Dubey, Vivechana
    Sairam, Ravimohan
    2014 FOURTH INTERNATIONAL CONFERENCE ON ADVANCED COMPUTING AND COMMUNICATION TECHNOLOGIES (ACCT 2014), 2014, : 330 - 334