Design and implementation of a reversible logic based 8-bit arithmetic and logic unit

被引:0
作者
Arunachalam, Kamaraj [1 ]
Perumalsamy, Marichamy [2 ]
Sundaram, C. Kalyana [1 ]
Kumar, J. Senthil [1 ]
机构
[1] Department of ECE, Mepco Schlenk Engineering College, Sivakasi
[2] P.S.R. Engineering College, Sivakasi
关键词
ALU; Control unit; Feynman gate; Fredkin gate; Peres gate; Reversible logic;
D O I
10.2316/Journal.202.2014.2.202-3832
中图分类号
学科分类号
摘要
An important requirement of a digital system design is to reduce the power dissipation. Reversible logic is an emerging technique, which has the ability to reduce power dissipation. The reversible circuits do not lose information and can generate unique outputs from specified inputs and vice versa. There is no loss of bits during its computation, which results in reduction in power dissipation. In this paper, an 8-bit arithmetic and logic unit (ALU) using reversible logic circuits is proposed and designed in Verilog HDL. The synthesis and implementation result show that the proposed ALU improves by 39% in terms of power dissipation and 10% in terms of propagation delay over the ALU using conventional circuits. It has application in diverse fields such as low-power complementary metal oxide semiconductor (CMOS) design, optical information processing, cryptography, quantum computation and nanotechnology.
引用
收藏
页码:49 / 55
页数:6
相关论文
共 50 条
  • [21] A nano-scale arithmetic and logic unit using a reversible logic and quantum-dots
    Nima Jafari Navimipour
    Seyed-Sajad Ahmadpour
    Senay Yalcin
    The Journal of Supercomputing, 2024, 80 : 395 - 412
  • [22] Design and Implementation of Reversible Logic Based Bidirectional Barrel Shifter
    Anjaneyulu, O.
    Pradeep, T.
    Reddy, C. V. Krishna
    2012 10TH IEEE INTERNATIONAL CONFERENCE ON SEMICONDUCTOR ELECTRONICS (ICSE), 2012, : 490 - 494
  • [23] Implementation of MAC Unit Using Reversible Logic
    Dhanabal, R.
    Bharathi, V.
    PROCEEDINGS OF THE INTERNATIONAL CONFERENCE ON SOFT COMPUTING SYSTEMS, ICSCS 2015, VOL 1, 2016, 397 : 343 - 350
  • [24] Design of Reversible Logic Based ALU
    Dhanabal, R.
    Sahoo, Sarat Kumar
    Bharathi, V.
    Bhavya, V.
    Chandrakant, Patil Ashwini
    Sarannya, K.
    PROCEEDINGS OF THE INTERNATIONAL CONFERENCE ON SOFT COMPUTING SYSTEMS, ICSCS 2015, VOL 1, 2016, 397 : 303 - 313
  • [25] Optimization Approaches for Designing Quantum Reversible Arithmetic Logic Unit
    Majid Haghparast
    Ali Bolhassani
    International Journal of Theoretical Physics, 2016, 55 : 1423 - 1437
  • [26] Design and Optimization of Reversible Arithmetic Unit Using Modified Gate Diffusion Input Logic
    Siliveri, Swetha
    Reddy, N. Siva Sankara
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2025, 112 (02) : 197 - 217
  • [27] Optimization Approaches for Designing Quantum Reversible Arithmetic Logic Unit
    Haghparast, Majid
    Bolhassani, Ali
    INTERNATIONAL JOURNAL OF THEORETICAL PHYSICS, 2016, 55 (03) : 1423 - 1437
  • [28] A 32 BIT MAC Unit Design Using Vedic Multiplier and Reversible Logic Gate
    Anitha, R.
    Deshmukh, Neha
    Agarwal, Prashant
    Sahoo, Sarat Kumar
    Karthikeyan, S. Prabhakar
    Reglend, Jacob
    2015 INTERNATIONAL CONFERENCED ON CIRCUITS, POWER AND COMPUTING TECHNOLOGIES (ICCPCT-2015), 2015,
  • [29] Reversible Quantum-Dot Cellular Automata-Based Arithmetic Logic Unit
    Alharbi, Mohammed
    Edwards, Gerard
    Stocker, Richard
    NANOMATERIALS, 2023, 13 (17)
  • [30] Design and Optimization of Single Electron Transistor based 4-Bit Arithmetic and Logic Unit at Room Temperature Operation
    Joshi, Rathin
    Agrawal, Yash
    Parekh, Rutu
    2017 3RD IEEE INTERNATIONAL SYMPOSIUM ON NANOELECTRONIC AND INFORMATION SYSTEMS (INIS), 2017, : 34 - 39