Design and implementation of a reversible logic based 8-bit arithmetic and logic unit

被引:0
作者
Arunachalam, Kamaraj [1 ]
Perumalsamy, Marichamy [2 ]
Sundaram, C. Kalyana [1 ]
Kumar, J. Senthil [1 ]
机构
[1] Department of ECE, Mepco Schlenk Engineering College, Sivakasi
[2] P.S.R. Engineering College, Sivakasi
关键词
ALU; Control unit; Feynman gate; Fredkin gate; Peres gate; Reversible logic;
D O I
10.2316/Journal.202.2014.2.202-3832
中图分类号
学科分类号
摘要
An important requirement of a digital system design is to reduce the power dissipation. Reversible logic is an emerging technique, which has the ability to reduce power dissipation. The reversible circuits do not lose information and can generate unique outputs from specified inputs and vice versa. There is no loss of bits during its computation, which results in reduction in power dissipation. In this paper, an 8-bit arithmetic and logic unit (ALU) using reversible logic circuits is proposed and designed in Verilog HDL. The synthesis and implementation result show that the proposed ALU improves by 39% in terms of power dissipation and 10% in terms of propagation delay over the ALU using conventional circuits. It has application in diverse fields such as low-power complementary metal oxide semiconductor (CMOS) design, optical information processing, cryptography, quantum computation and nanotechnology.
引用
收藏
页码:49 / 55
页数:6
相关论文
共 50 条
  • [1] Power Aware Design and Implementation of 8-bit Asynchronous Arithmetic and Logic Unit
    Singh, Hardeep
    2009 IEEE INTERNATIONAL ADVANCE COMPUTING CONFERENCE, VOLS 1-3, 2009, : 1037 - 1047
  • [2] ERSFQ 8-Bit Parallel Arithmetic Logic Unit
    Kirichenko, Alex F.
    Vernik, Igor V.
    Kamkar, Michael Y.
    Walter, Jason
    Miller, Maximilian
    Albu, Lucian Remus
    Mukhanov, Oleg A.
    IEEE TRANSACTIONS ON APPLIED SUPERCONDUCTIVITY, 2019, 29 (05)
  • [3] A New Design of an n-bit Reversible Arithmetic Logic Unit
    Pal, Subhankar
    Vudadha, Chetan
    Phaneendra, Sai P.
    Veeramachaneni, Sreehari
    Mandalika, Srinivas
    2014 FIFTH INTERNATIONAL SYMPOSIUM ON ELECTRONIC SYSTEM DESIGN (ISED), 2014, : 224 - 225
  • [4] 80-GHz Operation of an 8-bit RSFQ Arithmetic Logic Unit
    Ando, Yuki
    Sato, Ryo
    Tanaka, Masamitsu
    Takagi, Kazuyoshi
    Takagi, Naofumi
    2015 15TH INTERNATIONAL SUPERCONDUCTIVE ELECTRONICS CONFERENCE (ISEC), 2015,
  • [5] 8-Bit Asynchronous Wave-Pipelined RSFQ Arithmetic-Logic Unit
    Filippov, T.
    Dorojevets, M.
    Sahu, A.
    Kirichenko, A.
    Ayala, C.
    Mukhanov, O.
    IEEE TRANSACTIONS ON APPLIED SUPERCONDUCTIVITY, 2011, 21 (03) : 847 - 851
  • [6] Novel Design for Reversible Arithmetic Logic Unit
    Rigui Zhou
    Yancheng Li
    Manqun Zhang
    BenQiong Hu
    International Journal of Theoretical Physics, 2015, 54 : 630 - 644
  • [7] Novel Design for Reversible Arithmetic Logic Unit
    Zhou, Rigui
    Li, Yancheng
    Zhang, Manqun
    Hu, BenQiong
    INTERNATIONAL JOURNAL OF THEORETICAL PHYSICS, 2015, 54 (02) : 630 - 644
  • [8] A Design of Fault Tolerant Reversible Arithmetic Logic Unit
    Safari, Parisa
    Haghparast, Majid
    Azari, Asgar
    LIFE SCIENCE JOURNAL-ACTA ZHENGZHOU UNIVERSITY OVERSEAS EDITION, 2012, 9 (03): : 643 - 646
  • [9] DESIGN OF FAULT TOLERANT ARITHMETIC & LOGICAL UNIT USING REVERSIBLE LOGIC
    Kaur, Taranjot
    Singh, Nirmal
    2013 INTERNATIONAL CONFERENCE ON MACHINE INTELLIGENCE AND RESEARCH ADVANCEMENT (ICMIRA 2013), 2013, : 331 - 334
  • [10] Design of Reversible Arithmetic Logic Unit with Built-In Testability
    Gaur, Hari Mohan
    Singh, Ashutosh Kumar
    Ghanekar, Umesh
    IEEE DESIGN & TEST, 2019, 36 (05) : 54 - 61