A Third-order Noise-shaping SAR ADC using PVT-insensitive Voltage-time-voltage Converter and Mismatch-Shaping

被引:0
|
作者
Park, Sung-Hyun [1 ]
Park, Sang-Gyu [1 ]
机构
[1] Hanyang Univ, Dept Elect Engn, Seoul 04763, South Korea
关键词
16;
D O I
10.5573/JSTS.2024.24.4.332
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
paper presents a third-order noiseshaping successive approximation register (SAR) analog-to-digital converter (ADC) with a processvoltage-temperature (PVT)-insensitive voltage-timevoltage (V-T-V) converter and mismatch shaping for achieve third-order noise shaping, the error feedback (EF) structure and cascade of integrators with feedforwards (CIFF) structure were cascaded. The amplifier used in EF and CIFF is a V-T-V converter which is insensitive to PVT variation. To implement mismatch shaping, one more CDAC is used to generate residue voltage with data-weighted averaging. The proposed ADC was designed with a 28-nm CMOS process with 1-V power supply. The SPICE simulation results show that the designed ADC has signal-to-noise and distortion ratio (SNDR) of 82.7 dB and power consumption of 435 mu W, when operated with a sampling rate of 40-MS/s and oversampling ratio of 10, resulting in a Schreier figure-ofmerit (FoM) of 179.4 dB.
引用
收藏
页码:332 / 342
页数:11
相关论文
共 39 条
  • [1] A 12-ENOB Second-Order Noise Shaping SAR ADC with PVT-insensitive Voltage-Time-Voltage Converter
    Chen, Chih-Cheng
    Hsieh, Chih-Cheng
    IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE (A-SSCC 2021), 2021,
  • [2] A 12-ENOB Second-Order Noise-Shaping SAR ADC With PVT-Insensitive VoltageTime-Voltage Converter
    Chen, Chih-Cheng
    Huang, Yu-Hsiang
    Marquez, John Carl Joel S.
    Hsieh, Chih-Cheng
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2023, 58 (10) : 2897 - 2906
  • [3] A First-Order Noise-Shaping SAR ADC with PVT-Insensitive Closed-Loop Dynamic Amplifier and Two CDACs
    Nam, Jaehyeon
    Hwang, Youngha
    Kim, Junhyung
    Kim, Jiwoo
    Park, Sang-Gyu
    ELECTRONICS, 2024, 13 (09)
  • [4] A Third-Order CIFF Noise-Shaping SAR ADC with Nonbinary Split-Capacitor DAC
    Zhang, Peng
    He, Xiaoyong
    Lai, Shuhao
    Wu, Zehui
    2022 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS, APCCAS, 2022, : 162 - 165
  • [5] Fully passive third-order noise shaping SAR ADC
    Payandehnia, P.
    Mirzaie, H.
    Maghami, H.
    Muhlestein, J.
    Temes, G. C.
    ELECTRONICS LETTERS, 2017, 53 (08) : 528 - 530
  • [6] Design and FPGA implementation of a multirate ΔΣ time-to-digital converter with third-order noise-shaping
    Khaki, Ahmad Mouri Zadeh
    Farshidi, Ebrahim
    Asl, Karim Ansari
    MICROELECTRONICS JOURNAL, 2021, 108
  • [7] A13b-ENOB Third-Order Noise-Shaping SAR ADC using a Hybrid Error-Control Structure
    Zhang, Qihui
    Li, Jing
    Zhang, Zhong
    Wu, Kejun
    Ning, Ning
    Yu, Qi
    2021 IEEE CUSTOM INTEGRATED CIRCUITS CONFERENCE (CICC), 2021,
  • [8] A Third-order Band-pass Fully-passive Noise-Shaping Modulator Based on a Time-interleaved SAR ADC
    Dai, Zhiyuan
    Hu, Hang
    Wu, Yimin
    Ye, Fan
    Ren, Junyan
    2018 IEEE 61ST INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2018, : 101 - 104
  • [9] A fully dynamic third-order EF-CIFF noise-shaping SAR ADC with NTF zeros optimization and passive integration
    Yousefirad, Mansoure
    Yavari, Mohammad
    AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2022, 157
  • [10] A third-order Δ-Σ modulator using second-order noise-shaping dynamic element matching
    Yasuda, A
    Tanimoto, H
    Iida, T
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1998, 33 (12) : 1879 - 1886