First principles study of high-performance sub-5-nm SnS field-effect transistors

被引:0
作者
Guo, Ying [1 ]
Pan, Feng [1 ]
Yao, Bin-Bin [1 ]
Meng, Hao [1 ]
Lue, Jin [2 ]
机构
[1] Shaanxi Univ Technol, Sch Phys & Telecommun Engn, Hanzhong 723001, Peoples R China
[2] Peking Univ, Sch Phys, Beijing 100867, Peoples R China
基金
中国国家自然科学基金;
关键词
quantum transport simulation; monolayer SnS; sub-5 nm field-effect transistor; on-state current; MOS2; TRANSISTORS; PHOSPHORENE; GAP;
D O I
10.7498/aps.73.20241004
中图分类号
O4 [物理学];
学科分类号
0702 ;
摘要
Currently, Si-based field-effect transistors (FET) are approaching their physical limit and challenging Moore's law due to their short-channel effect, and further reducing their gate length to the sub-10 nm is extremely difficult. Two-dimensional (2D) layered semiconductors with atom-scale uniform thickness and no dangling bonds on the interface are considered potential channel materials to support further miniaturization and integrated electronics. Wu et al. [Wu F, et al. 2022 Nature 603 259] successfully fabricated an FET with gate length less than 1 nm by using atomically thin molybdenum disulfide with excellent device performance. This breakthrough has greatly encouraged further theoretical predictions regarding the performance of 2D devices. Additionally, 2D SnS has high carrier mobility, anisotropic electronic properties, and is stable under ambient condition, which is conducive to advanced applications in 2D semiconductor technology. Herein, we explore the quantum transport properties of sub-5 nm monolayer (ML) SnS FET by using first-principles quantum transport simulation. Considering the anisotropic electronic SnS, the double-gated-two-probe device model is constructed along the armchair direction and the zigzag direction of ML SnS. After testing five kinds of doping concentrations, a doping concentration of 5x1013 cm-2 is the best one for SnS FET. We also use the underlaps (ULs) with lengths of 0, 2, and 4 nm to improve the device performance. On-state current (Ion) is an important parameter for evaluating the transition speed of a logic device. A higher I on of a device can help to increase the switching speed of high-performance (HP) servers. The main conclusions are drawn as follows. 1) I on values of the n-type 2 nm (UL = 4 armchair), 3 nm (UL = 2), 4 nm (UL = 3), 5 nm (UL = 0) and the p-type 1 nm (UL = 2 zigzag), 2 nm (UL = 2 zigzag), 3 nm (UL = 2, 4 zigzag), 4 nm (UL = 2, 4 zigzag), and 5 nm (UL = 0, armchair/zigzag) gate-length devices can meet the standards for HP applications in the next decade in the International Technology Roadmap for semiconductors (ITRS, 2013 version). 2) I on values of the n-type device along the armchair direction (31-2369 mu A/mu m) are larger than those in the zigzag direction (4.04-1943 mu A/mu m), while I on values of the p-type along the zigzag direction (545-4119 mu A/mu m) are larger than those in the armchair direction (0.7-924 mu A/mu m). Therefore, the p-type ML GeSe MOSFETs have a predominantly anisotropic current. 3) I on value of the p-type 3 nm gate-length (UL = 0) device along the zigzag direction has the highest value 4119 mu A/mu m, which is 2.93 times larger than that in the same gate-length UL = 2 (1407 mu A/mu m). Hence, an overlong UL will weaken the performance of the device because the gate of the device cannot well control the UL region. Thus, a suitable length of UL for FET is very important. 4) Remarkably, I on values of the p-type devices (zigzag), even with a gate-length of 1 nm, can meet the requirements of HP applications in the ITRS for the next decade, with a value as high as 1934 mu A/mu m. To our knowledge, this is the best-performing device material reported at a gate length of 1 nm. 5) Subthreshold swing (SS) evaluates the control ability of the gate in the subthreshold region. The better the gate control, the smaller the SS of the device is. The limit of SS for traditional FET is 60 mV/dec (at room temperature). Values of SS for ML SnS FET alone zigzag direction are less than those along the armchair direction because the leakage current is influenced by the effective mass.
引用
收藏
页数:11
相关论文
共 30 条
  • [1] The future transistors
    Cao, Wei
    Bu, Huiming
    Vinet, Maud
    Cao, Min
    Takagi, Shinichi
    Hwang, Sungwoo
    Ghani, Tahir
    Banerjee, Kaustav
    [J]. NATURE, 2023, 620 (7974) : 501 - 515
  • [2] Performance Enhancement of SnS/h-BN Heterostructure p-Type FET via the Thermodynamically Predicted Surface Oxide Conversion Method
    Chang, Yih-Ren
    Nishimura, Tomonori
    Taniguchi, Takashi
    Watanabe, Kenji
    Nagashio, Kosuke
    [J]. ACS APPLIED MATERIALS & INTERFACES, 2022, 14 (17) : 19928 - 19937
  • [3] Tunable Transport Gap in Phosphorene
    Das, Saptarshi
    Zhang, Wei
    Demarteau, Marcel
    Hoffmann, Axel
    Dubey, Madan
    Roelofs, Andreas
    [J]. NANO LETTERS, 2014, 14 (10) : 5733 - 5739
  • [4] High Performance Multilayer MoS2 Transistors with Scandium Contacts
    Das, Saptarshi
    Chen, Hong-Yan
    Penumatcha, Ashish Verma
    Appenzeller, Joerg
    [J]. NANO LETTERS, 2013, 13 (01) : 100 - 105
  • [5] MoS2 transistors with 1-nanometer gate lengths
    Desai, Sujay B.
    Madhvapathy, Surabhi R.
    Sachid, Angada B.
    Llinas, Juan Pablo
    Wang, Qingxiao
    Ahn, Geun Ho
    Pitner, Gregory
    Kim, Moon J.
    Bokor, Jeffrey
    Hu, Chenming
    Wong, H. -S. Philip
    Javey, Ali
    [J]. SCIENCE, 2016, 354 (6308) : 99 - 102
  • [6] Ultrathin tin sulfide field-effect transistors with subthreshold slope below 60 mV/decade
    Dragoman, Mircea
    Dinescu, Adrian
    Avram, Andrei
    Dragoman, Daniela
    Vulpe, Silviu
    Aldrigo, Martino
    Braniste, Tudor
    Suman, Victor
    Rusu, Emil
    Tiginyanu, Ion
    [J]. NANOTECHNOLOGY, 2022, 33 (40)
  • [7] Electric-double-layer doping of WSe2 field-effect transistors using polyethylene-oxide cesium perchlorate
    Fathipour, Sara
    Pandey, Pratyush
    Fullerton-Shirey, Susan
    Seabaugh, Alan
    [J]. JOURNAL OF APPLIED PHYSICS, 2016, 120 (23)
  • [8] The Interfacial Properties of Monolayer MX-Metal Contacts
    Guo, Ying
    Zhao, Gaoyang
    Pan, Feng
    Quhe, Ruge
    Lu, Jing
    [J]. JOURNAL OF ELECTRONIC MATERIALS, 2022, 51 (09) : 4824 - 4835
  • [9] Sub-5 nm monolayer germanium selenide (GeSe) MOSFETs: towards a high performance and stable device
    Guo, Ying
    Pan, Feng
    Zhao, Gaoyang
    Ren, Yajie
    Yao, Binbin
    Li, Hong
    Lu, Jing
    [J]. NANOSCALE, 2020, 12 (28) : 15443 - 15452
  • [10] irds.ieee, US