Design and analysis of RF-low power and low-phase noise CMOS ring oscillator for fully integrated RF communication systems technologies

被引:0
作者
Raman A. [1 ]
Sarin R.K. [1 ]
机构
[1] Department of Electronics and Communication Engineering, Dr. B R Ambedkar National Institute of Technology, Jalandhar, G T Road By - Pass, Punjab
关键词
CMOS; Fine tuning; GHz; Gigahertz; Low power; Oscillator noise; Oscillator stability; Phase noise; PLL; Ring oscillator; VCO; VLSI; Voltage controlled oscillator; Wireless communication system;
D O I
10.1504/IJICT.2016.073642
中图分类号
学科分类号
摘要
This manuscript presents the design and analysis of five-stage, low power ring oscillator. The ring oscillator has implemented in 0.18 μm CMOS one-poly six-metal-layer process technology and designed for frequency synthesiser module used in RF communication applications. This work uses a single ended topology and the delay cell is designed with both tail-ahead and tail-current concept for frequency improvement. This work projects the effect of transistor size (w/l) on the important parameters of oscillator viz. frequency and power dissipation. Measurements show that the oscillator covers a frequency range of 0.9-2 GHz. Their analyses demonstrate that the circuit consumes minimum power of 305 μW at 0.9 GHz and maximum 575 μW at 2 GHz oscillating frequency. The designed oscillator occupies an area of 296∗ 130 μm2 and manifest an improved phase noise level of -111.9 dBc/Hz. © 2016 Inderscience Enterprises Ltd.
引用
收藏
页码:79 / 94
页数:15
相关论文
共 50 条
[31]   Low Phase Noise 14-Bit Digitally Controlled CMOS Quadrature Ring Oscillator [J].
Pokharel, Ramesh K. ;
Nugroho, Prapto ;
Anand, Awinash ;
Tomar, Abhishek ;
Kanaya, Haruichi ;
Yoshida, Keiji .
IEICE TRANSACTIONS ON ELECTRONICS, 2013, E96C (02) :262-269
[32]   Low Phase Noise and Low Power Consumption VCOs Using CMOS and IPD Technologies [J].
Hsu, Yuan-Chia ;
Chiou, Hwann-Kaeo ;
Chen, Hsien-Ku ;
Lin, Ta-Yeh ;
Chang, Da-Chiang ;
Juang, Ying-Zong .
IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2011, 1 (05) :673-680
[33]   A 17.5-dBm Output Power 11.2% DC-to-RF Efficiency Low Phase Noise CMOS Quadrature Voltage-Controlled Oscillator [J].
Lu, Kuan-Hsueh ;
Huang, Guan-Lin ;
Chang, Hong-Yeh .
2018 IEEE/MTT-S INTERNATIONAL MICROWAVE SYMPOSIUM - IMS, 2018, :1434-1437
[34]   Design of a Wide Band, Low-Noise Differential Voltage Controlled Ring Oscillator in 90 nm CMOS Process [J].
Chaudhry, Shabbir Majeed ;
Shabbir, Zain .
NATIONAL ACADEMY SCIENCE LETTERS-INDIA, 2018, 41 (01) :47-52
[35]   The 5.8-GHZ fully integrated low-power low-phase-noise CMOS LC VCOS using RC noise-filtering technique [J].
Lee, Jen-How ;
Chen, Chi-Chen ;
Lin, Yo-Sheng .
MICROWAVE AND OPTICAL TECHNOLOGY LETTERS, 2008, 50 (11) :2907-2911
[36]   Design of Low Power and Low Phase Noise Current Starved Ring Oscillator for RFID Tag EEPROM [J].
Rahman, Labonnah Farzana ;
Reaz, Mamun Bin Ibne ;
Marufuzzaman, Mohammad ;
Sidek, Lariyah Mohd .
INFORMACIJE MIDEM-JOURNAL OF MICROELECTRONICS ELECTRONIC COMPONENTS AND MATERIALS, 2019, 49 (01) :19-23
[37]   A 5-GHz BAND LOW-PHASE NOISE CMOS VCO USING ABOVE-IC TECHNOLOGIES [J].
Chiou, Hwann-Kaeo ;
Hsu, Yuan-Chia ;
Chang, Da-Chiang ;
Juang, Ying-Zong .
MICROWAVE AND OPTICAL TECHNOLOGY LETTERS, 2013, 55 (09) :2051-2055
[38]   A fully integrated 24 GHZ fractional PLL with a low-power synchronized ring oscillator divider [J].
Mazouffre, O ;
Lapuyade, H ;
Begueret, JB ;
Cathelin, A ;
Belot, D ;
Deval, Y ;
Hellmuth, P .
PROCEEDINGS OF THE 2005 BIPOLAR/BICMOS CIRCUITS AND TECHNOLOGY MEETING, 2005, :6-9
[39]   Design and analysis of low power low phase noise VCO [J].
Dudulwar, P. ;
Shah, K. ;
Le, H. ;
Singh, J. .
PROCEEDINGS OF THE INTERNATIONAL CONFERENCE MIXED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2006, :256-+
[40]   A low-phase-noise and low-power multiband CMOS voltage-controlled oscillator [J].
Li, ZB ;
O, KK .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2005, 40 (06) :1296-1302