Optimised reversible divider circuit

被引:0
作者
Bolhassani A. [1 ]
Haghparast M. [2 ]
机构
[1] Department of Computer Engineering, Arak Branch, Islamic Azad University, Arak
[2] Department of Computer Engineering, Yadegar-e-Imam Khomeini (RAH) Branch, Islamic Azad University, Tehran
关键词
Low power VLSI design; Nanotechnology; Quantum computing; Quantum gates; Reversible divider; Reversible gates; Reversible logic;
D O I
10.1504/IJICA.2016.075465
中图分类号
学科分类号
摘要
Reversible logic has received a great deal of attention from many researchers over recent years for its enormous potential for application in quantum computing and nanotechnology due to its ability to reduce power consumption, which is the main requirement in low power VLSI design. In this study, first, we have presented new reversible blocks. These circuits can be used for the design of a large and complex combinational circuit. Then, we presented optimised designs for the various reversible components: multiplexers, registers, and shift registers. We will put forward the design and evaluation of optimised reversible division hardware to submit an application of reversible logic design. The comparative results show that the proposed designs individually have less hardware complexity, garbage outputs, constant inputs, quantum cost and significantly better scalability than the existing works. We have presented some lower bounds on the cost-metrics for designing the reversible components of the divider circuit. Copyright © 2016 Inderscience Enterprises Ltd.
引用
收藏
页码:13 / 33
页数:20
相关论文
共 50 条
  • [41] Two Novel Design Approaches for Optimized Reversible Multiplier Circuit
    Afrin, Sadia
    Shihab, Fahim
    Sworna, Zarrin Tasnim
    2019 5TH IEEE INTERNATIONAL WIE CONFERENCE ON ELECTRICAL AND COMPUTER ENGINEERING (WIECON-ECE 2019), 2019,
  • [42] QCA circuit design of n-bit non-restoring binary array divider
    Almatrood, Amjad F.
    Singh, Harpreet
    JOURNAL OF ENGINEERING-JOE, 2018, (07): : 348 - 353
  • [43] Realization of a Novel Fault Tolerant Reversible Full Adder Circuit in Nanotechnology
    Islam, Saiful
    Rahman, Muhammad Mahbubur
    Begum, Zerina
    Hafiz, Mohd Zulfiquar
    INTERNATIONAL ARAB JOURNAL OF INFORMATION TECHNOLOGY, 2010, 7 (03) : 317 - 323
  • [44] A Novel Reversible ZS Gate and Its Application for Quantum Adder Circuit
    Zhou, Rigui
    Shi, Yang
    Cao, Jian
    Wang, Hui'an
    2010 INTERNATIONAL CONFERENCE ON THE DEVELOPMENT OF EDUCATIONAL SCIENCE AND COMPUTER TECHNOLOGY, 2010, : 248 - 250
  • [45] Reversible Logic Circuit Synthesis and Optimization using Adaptive Genetic Algorithm
    Sasamal, Trailokya Nath
    Singh, Ashutosh Kumar
    Mohan, Anand
    PROCEEDINGS OF THE 4TH INTERNATIONAL CONFERENCE ON ECO-FRIENDLY COMPUTING AND COMMUNICATION SYSTEMS, 2015, 70 : 407 - 413
  • [46] Implementation of Area Efficient Fredkin Gate for Compact Reversible QCA Circuit
    Erniyazov, S.
    Jeon, J. C.
    ADVANCED SCIENCE LETTERS, 2017, 23 (10) : 10092 - 10096
  • [47] Identifying Reversible Circuit Synthesis Approaches to Enable IP Piracy Attacks
    Saeed, Samah Mohamed
    Mahendran, Nithin
    Zulehner, Alwin
    Wille, Robert
    Karri, Ramesh
    2017 IEEE 35TH INTERNATIONAL CONFERENCE ON COMPUTER DESIGN (ICCD), 2017, : 537 - 540
  • [48] Novel design of a fast reversible Wallace sign multiplier circuit in nanotechnology
    Akbar, Ehsan Pour Ali
    Haghparast, Majid
    Navi, Keivan
    MICROELECTRONICS JOURNAL, 2011, 42 (08) : 973 - 981
  • [49] A Reversible Logical Circuit Synthesis Algorithm Based on Decomposition of Cycle Representations of Permutations
    Zhu, Wei
    Li, Zhiqiang
    Zhang, Gaoman
    Pan, Suhan
    Zhang, Wei
    INTERNATIONAL JOURNAL OF THEORETICAL PHYSICS, 2018, 57 (08) : 2466 - 2474
  • [50] Optimal Designs of Reversible/Quantum Decoder Circuit Using New Quantum Gates
    Ayyoub Slimani
    Achour Benslama
    Neeraj Kumar Misra
    International Journal of Theoretical Physics, 2022, 61