Optimised reversible divider circuit

被引:0
|
作者
Bolhassani A. [1 ]
Haghparast M. [2 ]
机构
[1] Department of Computer Engineering, Arak Branch, Islamic Azad University, Arak
[2] Department of Computer Engineering, Yadegar-e-Imam Khomeini (RAH) Branch, Islamic Azad University, Tehran
关键词
Low power VLSI design; Nanotechnology; Quantum computing; Quantum gates; Reversible divider; Reversible gates; Reversible logic;
D O I
10.1504/IJICA.2016.075465
中图分类号
学科分类号
摘要
Reversible logic has received a great deal of attention from many researchers over recent years for its enormous potential for application in quantum computing and nanotechnology due to its ability to reduce power consumption, which is the main requirement in low power VLSI design. In this study, first, we have presented new reversible blocks. These circuits can be used for the design of a large and complex combinational circuit. Then, we presented optimised designs for the various reversible components: multiplexers, registers, and shift registers. We will put forward the design and evaluation of optimised reversible division hardware to submit an application of reversible logic design. The comparative results show that the proposed designs individually have less hardware complexity, garbage outputs, constant inputs, quantum cost and significantly better scalability than the existing works. We have presented some lower bounds on the cost-metrics for designing the reversible components of the divider circuit. Copyright © 2016 Inderscience Enterprises Ltd.
引用
收藏
页码:13 / 33
页数:20
相关论文
共 50 条
  • [31] A novel reversible gate and optimised implementation of half adder, subtractor and 2-bit multiplier
    Soyane, Siddhesh
    Kushwaha, Ajay Kumar
    Dhane, Dhiraj Manohar
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2024, 118 (01) : 171 - 186
  • [32] A novel reversible gate and optimised implementation of half adder, subtractor and 2-bit multiplier
    Siddhesh Soyane
    Ajay Kumar Kushwaha
    Dhiraj Manohar Dhane
    Analog Integrated Circuits and Signal Processing, 2024, 118 : 171 - 186
  • [33] Design of a Reversible ALU based on Novel Programmable Reversible Logic Gate Structures
    Morrison, Matthew
    Ranganathan, Nagarajan
    2011 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI (ISVLSI), 2011, : 126 - 131
  • [34] Design and Performance Analysis for the Reversible Realization of Adder/Subtractor Circuit
    Shukla, Vandana
    Singh, O. P.
    Mishra, G. R.
    Tiwari, R. K.
    2017 INTERNATIONAL CONFERENCE ON EMERGING TRENDS IN COMPUTING AND COMMUNICATION TECHNOLOGIES (ICETCCT), 2017, : 162 - 167
  • [35] An Algorithm for Reversible Logic Circuit Synthesis Based on Tensor Decomposition
    Lee, Hochang
    Jeong, Kyung Chul
    Han, Daewan
    Kim, Panjin
    ACM TRANSACTIONS ON QUANTUM COMPUTING, 2024, 5 (03):
  • [36] Reversible Circuit Design in QCA Based on Double Feynman Gate
    Erniyazov, S.
    Jeon, J. C.
    ADVANCED SCIENCE LETTERS, 2017, 23 (10) : 9852 - 9856
  • [37] Design of a compact reversible binary coded decimal adder circuit
    Babu, HMH
    Chowdhury, AR
    JOURNAL OF SYSTEMS ARCHITECTURE, 2006, 52 (05) : 272 - 282
  • [38] Genetic Algorithm Based Synthesis of Ternary Reversible/Quantum Circuit
    Khanom, Rashida
    Kamal, Tahseen
    Khan, Mozammel H. A.
    2008 11TH INTERNATIONAL CONFERENCE ON COMPUTER AND INFORMATION TECHNOLOGY: ICCIT 2008, VOLS 1 AND 2, 2008, : 665 - +
  • [39] Quantum image filtering and its reversible logic circuit design
    Luo, Gaofeng
    Jiang, Shexiang
    Zong, Liang
    INTERNATIONAL JOURNAL OF EMBEDDED SYSTEMS, 2021, 14 (03) : 248 - 258
  • [40] Reversible squaring circuit for low power digital signal processing
    Singla, P. (pradeepsingla7@gmail.com), 1600, International Hellenic University - School of Science (07): : 50 - 54