Optimised reversible divider circuit

被引:0
作者
Bolhassani A. [1 ]
Haghparast M. [2 ]
机构
[1] Department of Computer Engineering, Arak Branch, Islamic Azad University, Arak
[2] Department of Computer Engineering, Yadegar-e-Imam Khomeini (RAH) Branch, Islamic Azad University, Tehran
关键词
Low power VLSI design; Nanotechnology; Quantum computing; Quantum gates; Reversible divider; Reversible gates; Reversible logic;
D O I
10.1504/IJICA.2016.075465
中图分类号
学科分类号
摘要
Reversible logic has received a great deal of attention from many researchers over recent years for its enormous potential for application in quantum computing and nanotechnology due to its ability to reduce power consumption, which is the main requirement in low power VLSI design. In this study, first, we have presented new reversible blocks. These circuits can be used for the design of a large and complex combinational circuit. Then, we presented optimised designs for the various reversible components: multiplexers, registers, and shift registers. We will put forward the design and evaluation of optimised reversible division hardware to submit an application of reversible logic design. The comparative results show that the proposed designs individually have less hardware complexity, garbage outputs, constant inputs, quantum cost and significantly better scalability than the existing works. We have presented some lower bounds on the cost-metrics for designing the reversible components of the divider circuit. Copyright © 2016 Inderscience Enterprises Ltd.
引用
收藏
页码:13 / 33
页数:20
相关论文
共 62 条
[1]  
Babu H.M.H., Islam M.R., Chowdhury S.M.A., Chowdhury A.R., Synthesis of full-adder circuit using reversible logic, VLSI Design, Proceedings 17th International Conference on IEEE, pp. 757-760, (2004)
[2]  
Banerjee A., Reversible cryptographic hardware with optimized quantum cost and delay, India Conference (INDICON), Annual IEEE, pp. 1-4, (2010)
[3]  
Barenco A., Bennett C.H., Cleve R., Di Vincenzo D.P., Margolus N., Shor P., Weinfurter H., Elementary gates for quantum computation, Physical Review A, 52, 5, (1995)
[4]  
Bennett C.H., Logical reversibility of computation, IBM Journal of Research and Development, 17, 6, pp. 525-532, (1973)
[5]  
Biswas A.K., Hasan M.M., Chowdhury A.R., Babu H.M.H., Efficient approaches for designing reversible binary coded decimal adders, Microelectronics Journal, 39, 12, pp. 1693-1703, (2008)
[6]  
Burr J., Peterson A.M., Ultra low power CMOS technology, Proc. NASA VLSI Design Symposium, 4, 1, pp. 4-12, (1991)
[7]  
Christina X.S., Justine M.S., Rekha K., Subha U., Sumathi R., Realization of BCD adder using reversible logic, International Journal of Computer Theory and Engineering, 2, 3, pp. 1793-8201, (2010)
[8]  
Dastan F., Haghparast M., A novel nanometric fault tolerant reversible divider, Int. J. Phys. Sci., 6, 24, pp. 5671-5681, (2011)
[9]  
Dastan F., Haghparast M., A novel nanometric reversible signed divider with overflow checking capability, Research Journal of Applied Sciences, Engineering and Technology, 4, 6, pp. 535-543, (2012)
[10]  
Fazel K., Thornton M., Rice J.E., ESOP-based Toffoli gate cascade generation, IEEE Pacific Rim Conference on Communications, Computers and Signal Processing, pp. 206-209, (2007)