Optimised reversible divider circuit

被引:0
|
作者
Bolhassani A. [1 ]
Haghparast M. [2 ]
机构
[1] Department of Computer Engineering, Arak Branch, Islamic Azad University, Arak
[2] Department of Computer Engineering, Yadegar-e-Imam Khomeini (RAH) Branch, Islamic Azad University, Tehran
关键词
Low power VLSI design; Nanotechnology; Quantum computing; Quantum gates; Reversible divider; Reversible gates; Reversible logic;
D O I
10.1504/IJICA.2016.075465
中图分类号
学科分类号
摘要
Reversible logic has received a great deal of attention from many researchers over recent years for its enormous potential for application in quantum computing and nanotechnology due to its ability to reduce power consumption, which is the main requirement in low power VLSI design. In this study, first, we have presented new reversible blocks. These circuits can be used for the design of a large and complex combinational circuit. Then, we presented optimised designs for the various reversible components: multiplexers, registers, and shift registers. We will put forward the design and evaluation of optimised reversible division hardware to submit an application of reversible logic design. The comparative results show that the proposed designs individually have less hardware complexity, garbage outputs, constant inputs, quantum cost and significantly better scalability than the existing works. We have presented some lower bounds on the cost-metrics for designing the reversible components of the divider circuit. Copyright © 2016 Inderscience Enterprises Ltd.
引用
收藏
页码:13 / 33
页数:20
相关论文
共 50 条
  • [1] Efficient Approaches to Design a Reversible Floating Point Divider
    Jamal, Lafifa
    Babu, Hafiz Md Hasan
    2013 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2013, : 3004 - 3007
  • [2] Design of a compact reversible fault tolerant division circuit
    Babu, Hafiz Md. Hasan
    Mia, Md. Solaiman
    MICROELECTRONICS JOURNAL, 2016, 51 : 15 - 29
  • [3] Reversible Comparator Circuit Using a New Reversible Gate
    Kalita, Gunajit
    Saikia, Navajit
    6TH INTERNATIONAL CONFERENCE ON COMPUTER & COMMUNICATION TECHNOLOGY (ICCCT-2015), 2015, : 419 - 423
  • [4] OPTIMIZED REVERSIBLE MULTIPLIER CIRCUIT
    Haghparast, Majid
    Mohammadi, Majid
    Navi, Keivan
    Eshghi, Mohammad
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2009, 18 (02) : 311 - 323
  • [5] Efficient Designing Approach of Different Synchronous Cyclic Code Counters by Sequential Circuit Elements of a Novel Reversible Gate
    Mamataj, Shefali
    Das, Biswajit
    2014 6TH INTERNATIONAL CONFERENCE ON COMPUTATIONAL INTELLIGENCE AND COMMUNICATION NETWORKS, 2014, : 1031 - 1036
  • [6] The circuit design and optimization of quantum multiplier and divider
    Li, Hai-Sheng
    Fan, Ping
    Xia, Haiying
    Long, Gui-Lu
    SCIENCE CHINA-PHYSICS MECHANICS & ASTRONOMY, 2022, 65 (06)
  • [7] The circuit design and optimization of quantum multiplier and divider
    Hai-Sheng Li
    Ping Fan
    Haiying Xia
    Gui-Lu Long
    Science China Physics, Mechanics & Astronomy, 2022, 65
  • [8] An Efficient Design Technique of a Quantum Divider Circuit
    Dibbo, Sayanton Vhaduri
    Babu, Hafiz Md. Hasan
    Jamal, Lafifa
    2016 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2016, : 2102 - 2105
  • [9] Quaternary Reversible Circuit Optimization for Scalable Multiplexer and Demultiplexer
    Monfared, Asma Taheri
    Ciriani, Valentina
    Mikkonen, Tommi
    Haghparast, Majid
    IEEE ACCESS, 2023, 11 : 46592 - 46603
  • [10] Application of semi-template in reversible logic circuit
    Li, Wenqian
    Chen, Hanwu
    Li, Zhiqiang
    PROCEEDINGS OF THE 2007 11TH INTERNATIONAL CONFERENCE ON COMPUTER SUPPORTED COOPERATIVE WORK IN DESIGN, VOLS 1 AND 2, 2007, : 332 - +