共 62 条
[1]
Babu H.M.H., Islam M.R., Chowdhury S.M.A., Chowdhury A.R., Synthesis of full-adder circuit using reversible logic, VLSI Design, Proceedings 17th International Conference on IEEE, pp. 757-760, (2004)
[2]
Banerjee A., Reversible cryptographic hardware with optimized quantum cost and delay, India Conference (INDICON), Annual IEEE, pp. 1-4, (2010)
[3]
Barenco A., Bennett C.H., Cleve R., Di Vincenzo D.P., Margolus N., Shor P., Weinfurter H., Elementary gates for quantum computation, Physical Review A, 52, 5, (1995)
[4]
Bennett C.H., Logical reversibility of computation, IBM Journal of Research and Development, 17, 6, pp. 525-532, (1973)
[5]
Biswas A.K., Hasan M.M., Chowdhury A.R., Babu H.M.H., Efficient approaches for designing reversible binary coded decimal adders, Microelectronics Journal, 39, 12, pp. 1693-1703, (2008)
[6]
Burr J., Peterson A.M., Ultra low power CMOS technology, Proc. NASA VLSI Design Symposium, 4, 1, pp. 4-12, (1991)
[7]
Christina X.S., Justine M.S., Rekha K., Subha U., Sumathi R., Realization of BCD adder using reversible logic, International Journal of Computer Theory and Engineering, 2, 3, pp. 1793-8201, (2010)
[8]
Dastan F., Haghparast M., A novel nanometric fault tolerant reversible divider, Int. J. Phys. Sci., 6, 24, pp. 5671-5681, (2011)
[9]
Dastan F., Haghparast M., A novel nanometric reversible signed divider with overflow checking capability, Research Journal of Applied Sciences, Engineering and Technology, 4, 6, pp. 535-543, (2012)
[10]
Fazel K., Thornton M., Rice J.E., ESOP-based Toffoli gate cascade generation, IEEE Pacific Rim Conference on Communications, Computers and Signal Processing, pp. 206-209, (2007)