共 28 条
- [1] Colinge J.P., Junctionless transistors: Physics and properties, Semiconductor-on-Insulator Materials for Nanoelectronics Appli-cations, Engineering Materials, pp. 187-200, (2011)
- [2] Nelapati R.P., Sivasankaran K., Impact of self-heating effect on the performance of hybrid FinFET, Microelectronics, 76, pp. 63-68, (2018)
- [3] Tamersit K., Sub-10 nm junctionless carbon nanotube field-effect transistors with improved performance, AEU Int. J. Electron. Commun, 124, (2020)
- [4] Barraud S., Berthome M., Coquand R., Casse M., Ernst T., Samson M.P., Perreau P., Bourdelle K.K., Faynot O., Poiroux T., Scaling of trigate junctionless nanowire mosfet with gate length down to 13 nm, IEEE Electron Device Lett, 33, 9, pp. 1225-1227, (2012)
- [5] Narendar V., Girdhardas K.A., Surface potential modeling of graded channel Gate stack(GCGS) high k dielectric dual material double gate(DMDG) MOSFET and analog/RF performance study, Silicon, 10, 6, pp. 2865-2875, (2018)
- [6] Saha R., Bhowmick B., Baishya S., Effect of gate dielectric on electrical parameters due to metal gate WFV in n‐channel Si step FinFET, Micro Nano Lett, 13, 7, pp. 1007-1010, (2018)
- [7] Sreenivasulu V.B., Narendar V., International journal of electronics and communications performance improvement of spacer engineered N-Type SOI FinFET at 3-Nm gate length, AEUE, 137, (2021)
- [8] Vijaya P., Lorenzo V.P., Improvement of Ion, electric field and transconductance of TriGate FinFET by 5nm technology, Silicon, 14, pp. 7889-7900, (2022)
- [9] Zheng P., Member S., Connelly D., Member S., Simulation-based study of the inserted-oxide finfet for future low-power sys-tem-on-chip applications, IEEE Electron Device Letters, 36, 8, pp. 742-744, (2015)
- [10] Tayal S., Nandi A., Analog/RF performance analysis of channel engineered high-K gate-stack based junctionless Trigate-FinFET, Superlattices Microstruct, 112, pp. 287-295, (2017)