Design and implementation of a nano-scale high-speed multiplier for signal processing applications

被引:5
|
作者
Ahmadpour, Seyed-Sajad [1 ]
Navimipour, Nima Jafari [1 ]
Ul Ain, Noor [2 ]
Kerestecioglu, Feza [1 ]
Yalcin, Senay [3 ]
Avval, Danial Bakhshayeshi [4 ]
Hosseinzadeh, Mehdi [5 ,6 ]
机构
[1] Kadir Has Univ, Fac Engn & Nat Sci, Dept Comp Engn, Istanbul, Turkiye
[2] Kadir Has Univ, Dept Business Adm, Istanbul, Turkiye
[3] Bahcesehir Univ, Sch Engn & Nat Sci, Dept Energy Syst Engn, Istanbul, Turkiye
[4] Sakarya Univ, Dept Informat Syst Engn, Sakarya, Turkiye
[5] Duy Tan Univ, Inst Res & Dev, Da Nang, Vietnam
[6] Duy Tan Univ, Sch Med & Pharm, Da Nang, Vietnam
关键词
Nanotechnology; Qcadesigner; Digital signal processing; Systolic array; Multiplier; DOT CELLULAR-AUTOMATA; 5-INPUT MAJORITY GATE; FULL ADDER; TOOL;
D O I
10.1016/j.nancom.2024.100523
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Digital signal processing (DSP) is an engineering field involved with increasing the precision and dependability of digital communications and mathematical processes, including equalization, modulation, demodulation, compression, and decompression, which can be used to produce a signal of the highest caliber. To execute vital tasks in DSP, an essential electronic circuit such as a multiplier plays an important role, continually performing tasks such as the multiplication of two binary numbers. Multiplier is a crucial component utilized to implement a wide range of DSP tasks, including convolution, Fourier transform, discrete wavelet transforms (DWT), filtering and dithering, multimedia information processing, and more. A multiplier device includes a clock and reset buttons for more flexible operational control. Each digital signal processor constitutes a multiplier unit. A multiplier unit functions entirely autonomously from the central processing unit (CPU); consequently, the CPU is burdened with a significantly reduced amount of work. Since DSP algorithms must constantly carry out multiplication tasks, the employment of a high-speed multiplier to execute fast-speed filtering processes is vital. The previous multipliers had lots of weaknesses, such as high energy, low speed, and high area, because they implemented this necessary circuit based on traditional technology such as complementary metal-oxide semiconductor (CMOS) and very large-scale integration (VLSI). To solve all previous drawbacks in this necessary circuit, we can use nanotechnology, which directly affects the performance of the multiplier and can overcome all previous issues. One of the alternative nanotechnologies that can be used for designing digital circuits is quantum dot cellular automata, which is high speed, low area, and low power. Therefore, this manuscript suggests a quantum technology-based multiplier for DSP applications. In addition, some vital circuits, such as half adder, full adder, and ripple carry adder (RCA), are suggested for designing a multiplier. Moreover, a systolic array, accumulator, and multiply and accumulate (MAC) unit are proposed based on the quantum technologybased multiplier. Nonetheless, each of the suggested frameworks has a coplanar configuration without rotated cells. The suggested structure is developed and verified utilizing the QCADesigner 2.0.3 tools. The findings showed that all circuits have no complicated configuration, including a higher number of quantum cells, latency, and an optimum area.
引用
收藏
页数:14
相关论文
共 50 条
  • [1] Improved matrix multiplier design for high-speed digital signal processing applications
    Saha, Prabir
    Banerjee, Arindam
    Bhattacharyya, Partha
    Dandapat, Anup
    IET CIRCUITS DEVICES & SYSTEMS, 2014, 8 (01) : 27 - 37
  • [2] Implementation of High-Speed Compact Level-Up Shifter for Nano-Scale Applications
    Sudhakar, Muppidi Venkata
    Stan, Ovidiu Petru
    ELECTRONICS, 2023, 12 (24)
  • [3] A nano-scale design of Vedic multiplier for electrocardiogram signal processing based on a quantum technology
    Wang, Yuyao
    Darbandi, Mehdi
    Ahmadpour, Seyed-Sajad
    Navimipour, Nima Jafari
    Navin, Ahmad Habibizad
    Heidari, Arash
    Hosseinzadeh, Mehdi
    Anbar, Mohammad
    APL MATERIALS, 2025, 13 (03):
  • [4] HIGH-SPEED MULTIPLIER FOR DIGITAL SIGNAL-PROCESSING
    BARUA, S
    OPTICAL ENGINEERING, 1991, 30 (12) : 1997 - 2002
  • [5] Design of High-Speed, Low-Power Sensing Circuits for Nano-Scale Embedded Memory
    Lee, Sangheon
    Park, Gwanwoo
    Jeong, Hanwool
    SENSORS, 2024, 24 (01)
  • [6] DESIGN AND VLSI IMPLEMENTATION OF EFFICIENT SYSTOLIC ARRAY ARCHITECTURES FOR HIGH-SPEED DIGITAL SIGNAL-PROCESSING APPLICATIONS
    POORNAIAH, DV
    AHMAD, MO
    VISUAL COMMUNICATIONS AND IMAGE PROCESSING IV, PTS 1-3, 1989, 1199 : 1072 - 1083
  • [7] A merged multiplier-accumulator for high speed signal processing applications
    Fayed, AA
    Bayoumi, MA
    2002 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH, AND SIGNAL PROCESSING, VOLS I-IV, PROCEEDINGS, 2002, : 3212 - 3215
  • [8] A novel multiplier for high-speed applications
    Khatibzadeh, A
    Raahemifar, K
    Ahamdi, M
    IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2005, : 305 - 308
  • [9] Nano-scale phenomena and applications in polymer processing
    Hu, Guo-Hua
    Hoppe, Sandrine
    Feng, Lian-Fang
    Fonteix, Christian
    CHEMICAL ENGINEERING SCIENCE, 2007, 62 (13) : 3528 - 3537
  • [10] Binary canonic signed digit multiplier for high-speed digital signal processing
    Lo Iacono, D
    Ronchi, M
    2004 47TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL II, CONFERENCE PROCEEDINGS, 2004, : 205 - 208