共 25 条
- [1] NOWAK E. J., Et al., Turning silicon on its edge (double gate CMOS/FinFET technology), IEEE Circuits and Devices Magazine, IEEE, 20, pp. 20-31, (2004)
- [2] QU J., Et al., Study of drain induced barrier lowering (dibl) effect for strained si nmosfet, Procedia Engineering, 16, pp. 298-305, (2011)
- [3] FOSSUM J. G., TRIVEDI V. P., Fundamentals of Ultra-Thin-Body MOSFETs and FinFETs, (2013)
- [4] ZHAO W., CAO Y., Predictive technology model for nano-CMOS design exploration, ACM Journal on Emerging Technologies in Computing Systems (JETC), 3, pp. 1-9, (2007)
- [5] MARRANGHELLO F. S., REIS A. I., RIBAS R. P., Design-oriented delay model for CMOS inverter, Integrated Circuits and Systems Design (SBCCI), 2012 25th Symposium on, 23, pp. 1-6, (2012)
- [6] Performance Analysis Of Analog Data Compression And Decompression Using ANN In 32nm Finfet Technology, INTERNATIONAL JOURNAL OF SCIENTIFIC & TECHNOLOGY RESEARCH, 8, 12, (2019)
- [7] SAKURAI T., NEWTON A. R., Alpha-power law MOSFET model and its applications to CMOS inverter delay and other formulas, IEEE Journal of solid-state circuits, IEEE, 25, pp. 584-594, (1990)
- [8] NABAVI-LISHI A., RUMIN N. C., Inverter models of cmos gates for supply current and delay evaluation, IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems, 13, pp. 1271-1279, (1994)
- [9] DATTA A., Et al., Modeling and circuit synthesis for independently controlled double gate FinFET devices, IEEE transactions on computer-aided design of integrated circuits and systems, IEEE, 26, 11, pp. 1957-1966, (2007)
- [10] DAGA J. M., AUVERGNE D., A comprehensive delay macro modeling for submicrometer CMOS logics, IEEE Journal of Solid-State Circuits, IEEE, 34, pp. 42-55, (1999)