Design and performance analysis of low power and high throughput of analog data compression and decompression using ann in 32nm finfet technology

被引:0
作者
Venkatesh G.K. [1 ]
Bhargavi S. [2 ]
Hiremath B.V. [3 ]
Anil Kumar C. [4 ]
机构
[1] Dept of ECE, CBIT
[2] Dept of ECE, S J C Institute of Technology, Chickballapur
[3] Department of Medical Electronics Engineering, M S Ramaiah Institute of Technology, Bengaluru
[4] Dept of ECE, R.L.J.I.T, Doddaballapur
来源
International Journal of Circuits, Systems and Signal Processing | 2021年 / 15卷
关键词
ANN; FinFET; FWANN; HMM; PCA; SAF; SRAM;
D O I
10.46300/9106.2021.15.81
中图分类号
学科分类号
摘要
— The development and fabrication of integrated circuits for the applicational areas of VLSI such as processing of the signal, medicine tomography, telecommunication turn out to be a novel technology for the upcoming innovations. The fabrication of IC’s is attributable to the methodology in the technology of VLSI and when compared to artificial Neural Network, the genetic performance of these productions is approximately the same and are typically employed for diagnosing the syndrome, compression as well as the decompression of signal used in the medical domain. Techniques such as HMM, DCT, as well as PCA are employed for compression and decompression of signals but these approaches still possess some disadvantages. Therefore, to overcome these issues, a chip-level design for Artificial Neural Network is proposed that makes use of FinFET 32 nm technology and includes sigmoid activation function (SAF), Gilbert cell number, as well as bias circuits to prolong the compressed magnitude relation and accuracy. As a result, with the help of the Cadence Virtuoso analog tool, the Artificial Neural Network has been designed using FinFET 32nm technology along with all the details of sub-units such as Layout vs Schematic (LVS), Design rule check (DRC), RC extraction as well as chip level (GDS-II). Feed Forward Artificial Neural Network (FWANN) is considered as one of the most basic types of ANN and it is implemented using the concept of Back Propagation (BP). The simulation results of the suggested 16-bit 6TRAM cell were found to have 8%, 21%, and 0.9% improvement in consuming power, delay, and compressed data losses respectively. © 2021, North Atlantic University Union NAUN. All rights reserved.
引用
收藏
页码:730 / 744
页数:14
相关论文
共 25 条
  • [1] NOWAK E. J., Et al., Turning silicon on its edge (double gate CMOS/FinFET technology), IEEE Circuits and Devices Magazine, IEEE, 20, pp. 20-31, (2004)
  • [2] QU J., Et al., Study of drain induced barrier lowering (dibl) effect for strained si nmosfet, Procedia Engineering, 16, pp. 298-305, (2011)
  • [3] FOSSUM J. G., TRIVEDI V. P., Fundamentals of Ultra-Thin-Body MOSFETs and FinFETs, (2013)
  • [4] ZHAO W., CAO Y., Predictive technology model for nano-CMOS design exploration, ACM Journal on Emerging Technologies in Computing Systems (JETC), 3, pp. 1-9, (2007)
  • [5] MARRANGHELLO F. S., REIS A. I., RIBAS R. P., Design-oriented delay model for CMOS inverter, Integrated Circuits and Systems Design (SBCCI), 2012 25th Symposium on, 23, pp. 1-6, (2012)
  • [6] Performance Analysis Of Analog Data Compression And Decompression Using ANN In 32nm Finfet Technology, INTERNATIONAL JOURNAL OF SCIENTIFIC & TECHNOLOGY RESEARCH, 8, 12, (2019)
  • [7] SAKURAI T., NEWTON A. R., Alpha-power law MOSFET model and its applications to CMOS inverter delay and other formulas, IEEE Journal of solid-state circuits, IEEE, 25, pp. 584-594, (1990)
  • [8] NABAVI-LISHI A., RUMIN N. C., Inverter models of cmos gates for supply current and delay evaluation, IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems, 13, pp. 1271-1279, (1994)
  • [9] DATTA A., Et al., Modeling and circuit synthesis for independently controlled double gate FinFET devices, IEEE transactions on computer-aided design of integrated circuits and systems, IEEE, 26, 11, pp. 1957-1966, (2007)
  • [10] DAGA J. M., AUVERGNE D., A comprehensive delay macro modeling for submicrometer CMOS logics, IEEE Journal of Solid-State Circuits, IEEE, 34, pp. 42-55, (1999)