Design of a low-power 10-Bit 250-kS/s SAR ADC for neural recording applications

被引:0
|
作者
Nguyen T.N. [1 ]
Cha H.-K. [1 ]
机构
[1] Department of Electrical and Information Engineering, Seoul National University of Science and Technology, Seoul
基金
新加坡国家研究基金会;
关键词
Asynchronous logic; Biomedical device; Low-power; Neural recording system; SAR ADC;
D O I
10.5573/IEIESPC.2021.10.1.067
中图分类号
学科分类号
摘要
This paper presents a low-power 10-bit successive approximation register (SAR) analog-to-digital converter (ADC) for neural recording applications. The proposed SAR ADC uses a modified VCM-based switching scheme to reduce the switching power. In addition, asynchronous SAR logic operation is used to avoid using any internal high-speed clock generator. A calibration technique was realized for the comparator offset to enhance the accuracy of the SAR ADC. The ADC was designed using a standard 180-nm CMOS process, and its core area occupies only 0.15 mm2. It operates at 250 kS/s with a 1-V supply voltage and consumes 4.2 μW. An ENOB of 9.72 and FoM of 19.92 fJ/conv-step were also achieved. © 2021 The Institute of Electronics and Information Engineers
引用
收藏
页码:67 / 73
页数:6
相关论文
共 50 条
  • [1] A 10-Bit CMOS SAR ADC for Low-Power Sensor Applications
    Guo, An-Qiang
    Sun, Quan
    Qi, Min
    Qiao, Dong-Hai
    2018 14TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2018, : 1008 - 1010
  • [2] An Ultra Low Power 10-bit 1KS SAR-ADC for ECG Signal Recording Applications
    Chen, Chen
    Wang, Bo
    2016 CHINA SEMICONDUCTOR TECHNOLOGY INTERNATIONAL CONFERENCE (CSTIC), 2016,
  • [3] A 10-bit Low-Power SAR ADC With a Tunable Series Attenuation Capacitor
    Filipovic, Lado
    MacEachern, Leonard
    2008 INTERNATIONAL CONFERENCE ON MICROELECTRONICS, 2008, : 399 - 402
  • [4] A Design of Low-Power 10-bit 1-MS/s Asynchronous SAR ADC for DSRC Application
    Verma, Deeksha
    Shehzad, Khuram
    Khan, Danial
    Kim, Sung Jin
    Pu, Young Gun
    Yoo, Sang-Sun
    Hwang, Keum Cheol
    Yang, Youngoo
    Lee, Kang-Yoon
    ELECTRONICS, 2020, 9 (07) : 1 - 11
  • [5] A 10-bit 500-KS/s Low Power SAR ADC with Splitting Comparator for Bio-Medical Applications
    Pang, Wen-Yi
    Wang, Chao-Shiun
    Chang, You-Kuang
    Chou, Nai-Kuan
    Wang, Chorng-Kuang
    2009 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE (A-SSCC), 2009, : 149 - 152
  • [6] A 10-bit reconfigurable ADC with SAR/SS mode for neural recording
    Jingyu Wang
    Yufeng Hua
    Zhangming Zhu
    Analog Integrated Circuits and Signal Processing, 2019, 101 : 297 - 305
  • [7] A 10-bit reconfigurable ADC with SAR/SS mode for neural recording
    Wang, Jingyu
    Hua, Yufeng
    Zhu, Zhangming
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2019, 101 (02) : 297 - 305
  • [8] A 24 nW 10-bit 10 kS/s ultra-low-power SAR ADC for biomedical devices
    Chen, Yanbo
    Nie, Qiong
    Zhong, Chaowei
    Song, Jiayi
    Huang, Yinfeng
    Lin, Chengkai
    Zeng, Qiming
    Cao, Jie
    Xue, Yan
    AIP ADVANCES, 2023, 13 (02)
  • [9] IC design of 2Ms/s 10-bit SAR ADC with low power
    Jun, Cai
    Feng, Ran
    Mei-Hua, Xu
    HDP'07: PROCEEDINGS OF THE 2007 INTERNATIONAL SYMPOSIUM ON HIGH DENSITY PACKAGING AND MICROSYSTEM INTEGRATION, 2007, : 418 - +
  • [10] A 10-bit 20-Msample/s ADC for low-voltage, low-power applications
    Sou, G
    Lu, GN
    Klisnick, G
    Redon, M
    ADVANCED FOCAL PLANE ARRAYS AND ELECTRONIC CAMERAS II, 1998, 3410 : 88 - 96