Dynamic differential signaling based logic families for robust ultra-low power near-threshold computing

被引:0
|
作者
Hossain, MD Shazzad [1 ]
Savidis, Ioannis [1 ]
机构
[1] Drexel University, Philadelphia,PA, United States
关键词
Computing power - Timing circuits - Logic circuits - Frequency multiplying circuits - Low power electronics - CMOS integrated circuits - Computation theory;
D O I
暂无
中图分类号
学科分类号
摘要
In this paper, novel circuit topologies for near-threshold computing (NTC) are proposed and evaluated. Three separate dynamic differential signaling based logic (DDSL) families are developed in a 130 nm technology to operate at 400 mV and 450 mV. The proposed logic families outperform contemporary CMOS and current-mode logic (CML) circuits implemented for near-threshold. The DDSL families are described as dynamic current-mode logic (DCML), latched DCML (LDCML), and dynamic feedback current-mode logic (DFCML). Simulation and analysis are performed through implementation of boolean functions and a 4×4 bit array multiplier. At a 450 mV supply voltage, the total power of the 4×4 DFCML multiplier is reduced to 0.95× and 0.009×, while the maximum operating frequency is improved by 1.4× and 1.12× as compared to, respectively, a CMOS and CML multiplier. The DCML multiplier consumes 1.48× the power while improving fmax by 1.65× as compared to a CMOS multiplier. A chain of four inverters implemented with the developed dynamic logic families exhibited an energy delay product (EDP) of 0.27× and 0.016× that of, respectively, CMOS and CML implementations. The mean noise margins, also evaluated with a chain of inverters, of DFCML and LDCML are at least 2.5× greater than that of CMOS. © 2020 Elsevier Ltd
引用
收藏
相关论文
共 50 条
  • [21] Voltage Stacking for Near/Sub-threshold Ultra-Low Power Microprocessor Systems
    Singh, Kamlesh
    de Bruin, Barry
    Huisken, Jos
    Jiao, Hailong
    Corporaal, Henk
    de Gyvez, Jose Pineda
    2019 IEEE SOI-3D-SUBTHRESHOLD MICROELECTRONICS TECHNOLOGY UNIFIED CONFERENCE (S3S), 2019,
  • [22] Development of a PVT Verification Methodology for Robust Ultra-Low Power Dynamic Comparators
    Rusli, Julie Roslita
    Shafie, Suhaidi
    Sidek, Roslina
    Mustafa, Mohd Amrallah
    Ahmad, Izanoordina
    Hassan, Wan Zuha Wan
    Jaafar, Haslina
    Majid, Hasmayadi Abdul
    2024 IEEE INTERNATIONAL CONFERENCE ON SEMICONDUCTOR ELECTRONICS, ICSE, 2024, : 1 - 4
  • [23] A robust and low-power near-threshold SRAM in 10-nm FinFET technology
    Sina Sayyah Ensan
    Mohammad Hossein Moaiyeri
    Shaahin Hessabi
    Analog Integrated Circuits and Signal Processing, 2018, 94 : 497 - 506
  • [24] Design of Ultra-Low-Leakage Near-Threshold Dynamic Circuits in Nano CMOS for IoT Applications
    Chen, Bo-Hao
    Chou, Pei-Yuan
    Fang, Ya-Bei
    Yong, Lee-Kee
    Lin, Tay-Jyi
    Wang, Jinn-Shyan
    2016 IEEE 16TH INTERNATIONAL CONFERENCE ON NANOTECHNOLOGY (IEEE-NANO), 2016, : 537 - 540
  • [25] Three-dimensional Logic in Memory Device for Ultra-low Power Parallel Evolutionary Computing
    Zhang, Zhizhong
    Lin, Kelian
    Feng, Xueqiang
    Wang, Jinkai
    Zhao, Weisheng
    Zhang, Yue
    2024 IEEE 24TH INTERNATIONAL CONFERENCE ON NANOTECHNOLOGY, NANO 2024, 2024, : 604 - 609
  • [26] Leveraging Spintronic Devices for Ultra-Low Power In-Memory Computing: Logic and Neural Network
    Fan, Deliang
    He, Zhezhi
    Angizi, Shaahin
    2017 IEEE 60TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2017, : 1109 - 1112
  • [27] Ultra-low power pass-transistor-logic-based delay line design for sub-threshold applications
    Tadros, R. N.
    Dasari, N.
    Beerel, P. A.
    ELECTRONICS LETTERS, 2016, 52 (23) : 1910 - 1912
  • [28] A 32 kb 9T near-threshold SRAM with enhanced read ability at ultra-low voltage operation
    Kim, Tony Tae-Hyoung
    Lee, Zhao Chuan
    Anh Tuan Do
    SOLID-STATE ELECTRONICS, 2018, 139 : 60 - 68
  • [29] Robust ultra-low power subthreshold logic flip-flop design for reconfigurable architecture
    Chavan, Ameet
    Dukle, Gaurav
    Graniello, Ben
    MacDonald, Eric
    RECONFIG 2006: PROCEEDINGS OF THE 2006 IEEE INTERNATIONAL CONFERENCE ON RECONFIGURABLE COMPUTING AND FPGA'S, 2006, : 142 - +
  • [30] Dynamic Threshold Source Coupled Logic with Pushpull topology for Ultra Low Power Applications
    Arora, Rajat
    Khurana, Prateek
    2ND INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING AND INTEGRATED NETWORKS (SPIN) 2015, 2015, : 968 - 972