共 18 条
[1]
Shakouri E., Ebrahimi B., Eslami N., Chahardori M., Single-ended 10T SRAM cell with high yield and low standby power, Circuits Systems Signal Process., 40, pp. 3479-3499, (2021)
[2]
Sharma V., Vishvakarma S., Chouhan S., Halonen K., A write-improved low-power 12T SRAM cell for wearable wireless sensor nodes, Int. J. Circuit Theory Appl., 46, 12, pp. 2314-2333, (2018)
[3]
Oh T.W., Jeong H., Kang K., Park J., Yang Y., Jung S.O., Power-gated 9T SRAM cell for low-energy operation, IEEE Trans. Very Large Scale Integr. (VLSI) Syst., 25, 3, pp. 1183-1187, (2016)
[4]
Tu M.H., Lin J.Y., Tsai M.C., Jou S.J., Chuang C.T., Single-ended subthreshold SRAM with asymmetrical write/read-assist, IEEE Trans. Circuits Syst. I. Regul. Pap., 57, 12, pp. 3039-3047, (2010)
[5]
Sandeep R., Deshpande N.T., Aswatha A.R., Design and analysis of a new loadless 4T SRAM cell in deep submicron CMOS technologies, 2009 Second International Conference on Emerging Trends in Engineering & Technology, pp. 155-161, (2009)
[6]
Qi C., Xiao L., Huo M., Wang T., Zhang R., Cao X., A 13T radiation-hardened memory cell for low-voltage operation and ultra-low power space applications
[7]
Xu Y.Z., Puchner H., Chatila A., Pohland O., Bruggeman B., Jin B., Daniel S., Process impact on SRAM alpha-particle SEU performance
[8]
Patel D., Neale A., Wright D., Sachdev M., Body biased sense amplifier with auto-offset mitigation for low-voltage SRAMs, IEEE Trans. Circuits Syst. I. Regul. Pap., 68, 8, pp. 3265-3278, (2021)
[9]
Licciardo G.D., Di Benedetto L., De Vita A., Rubino A., Femia A., A bit-line voltage sensing circuit with fused offset compensation and cancellation scheme, IEEE Trans. Circuits Syst. II, 66, 10, pp. 1633-1637, (2019)
[10]
Umer M.J., Aruna Priya P., Implementation of different sensing scheme for SRAM’, Int. J. Control Theory Appl., 9, 15, pp. 7453-7464, (2016)