An efficient common source sense amplifier for single ended SRAM

被引:0
作者
Leavline, Jebamalar [1 ]
Sugantha, A. [1 ]
机构
[1] Department of ECE, University College of Engineering, BIT Campus, Anna University, Tiruchirappalli
来源
Memories - Materials, Devices, Circuits and Systems | 2023年 / 5卷
关键词
Common source amplifier; Sensing power; Sensing time; Single ended sensing; Static random-access memory (SRAM);
D O I
10.1016/j.memori.2023.100065
中图分类号
学科分类号
摘要
Sense amplifiers (SA) play a vital role in supporting the read performance of static random-access memory (SRAM). Single ended SRAM has attracted importance due to low leakage current and absence of time margin compared to differential SA. This paper proposes a common source sense amplifier (CSSA) for low power single ended SRAM for read operation. The sense amplifier performs dual task by charging the bit line during pre-charge phase and amplifying the bit line during evaluation phase. The proposed CSSA shows good improvement in sensing time and power at higher number of cells per bit line (CpBL). The proposed CSSA exhibits 53%, 48%, 24%, 23%, and 41% lower sensing time for 256 CpBL and 52%, 51%, 50%, 37%, and 47% lesser power consumption than the conventional domino sensing scheme (DSS), AC coupled sense amplifier (ACSA), non-strobed regenerative sense amplifier (NSRSA), switching PMOS sense amplifier (SPSA) and trip point bit line pre-charge sensing scheme (TBPSS). The proposed CSSA occupies 18%, 25%, 53%, 61%, and 37% lesser area compared to DSS, ACSA, SPSA, NSRSA, and TBPSS. The proposed CSSA has 88%, 88%, 85%, 91%, and 87% lesser APDP (area power delay product) compared to DSS, ACSA, SPSA, NSRSA, and TBPSS. The proposed CSSA sensing scheme is implemented and simulated in Cadence Virtuoso tool with 45 nm technology. The simulation results of CSSA prove that the proposed CSSA sense amplifier is suitable for high speed and low power SRAM architecture. © 2023 The Author(s)
引用
收藏
相关论文
共 18 条
[1]  
Shakouri E., Ebrahimi B., Eslami N., Chahardori M., Single-ended 10T SRAM cell with high yield and low standby power, Circuits Systems Signal Process., 40, pp. 3479-3499, (2021)
[2]  
Sharma V., Vishvakarma S., Chouhan S., Halonen K., A write-improved low-power 12T SRAM cell for wearable wireless sensor nodes, Int. J. Circuit Theory Appl., 46, 12, pp. 2314-2333, (2018)
[3]  
Oh T.W., Jeong H., Kang K., Park J., Yang Y., Jung S.O., Power-gated 9T SRAM cell for low-energy operation, IEEE Trans. Very Large Scale Integr. (VLSI) Syst., 25, 3, pp. 1183-1187, (2016)
[4]  
Tu M.H., Lin J.Y., Tsai M.C., Jou S.J., Chuang C.T., Single-ended subthreshold SRAM with asymmetrical write/read-assist, IEEE Trans. Circuits Syst. I. Regul. Pap., 57, 12, pp. 3039-3047, (2010)
[5]  
Sandeep R., Deshpande N.T., Aswatha A.R., Design and analysis of a new loadless 4T SRAM cell in deep submicron CMOS technologies, 2009 Second International Conference on Emerging Trends in Engineering & Technology, pp. 155-161, (2009)
[6]  
Qi C., Xiao L., Huo M., Wang T., Zhang R., Cao X., A 13T radiation-hardened memory cell for low-voltage operation and ultra-low power space applications
[7]  
Xu Y.Z., Puchner H., Chatila A., Pohland O., Bruggeman B., Jin B., Daniel S., Process impact on SRAM alpha-particle SEU performance
[8]  
Patel D., Neale A., Wright D., Sachdev M., Body biased sense amplifier with auto-offset mitigation for low-voltage SRAMs, IEEE Trans. Circuits Syst. I. Regul. Pap., 68, 8, pp. 3265-3278, (2021)
[9]  
Licciardo G.D., Di Benedetto L., De Vita A., Rubino A., Femia A., A bit-line voltage sensing circuit with fused offset compensation and cancellation scheme, IEEE Trans. Circuits Syst. II, 66, 10, pp. 1633-1637, (2019)
[10]  
Umer M.J., Aruna Priya P., Implementation of different sensing scheme for SRAM’, Int. J. Control Theory Appl., 9, 15, pp. 7453-7464, (2016)