A Fully Digital Relaxation-Aware Analog Programming Technique for HfOx RRAM Arrays

被引:0
|
作者
Erfanijazi, Hamidreza [1 ,2 ]
Camunas-Mesa, Luis A. [1 ,2 ]
Vianello, Elisa [3 ]
Serrano-Gotarredona, Teresa [1 ,2 ]
Linares-Barranco, Bernabe [1 ,2 ]
机构
[1] CSIC, Inst Microelect Sevilla IMSE CNM, Seville 41092, Spain
[2] Univ Seville, Seville 41092, Spain
[3] Lab Elect & Technol Informat, F-38054 Grenoble, France
关键词
Analog RRAM; multi-level RRAM; pulse width modulation; conductive states; memristive crossbar; relaxation and retention effects; neuromorphic applications;
D O I
10.1109/TCSII.2024.3371771
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
For neuromorphic engineering to emulate the human brain, improving memory density with low power consumption is an indispensable but challenging goal. In this regard, emerging RRAMs have attracted considerable interest for their unique qualities like low power consumption, high integration potential, durability, and CMOS compatibility. Using RRAMs to imitate the more analog storage behavior of brain synapses is also a promising strategy for further improving memory density and power efficiency. However, RRAM devices display strong stochastic behavior, together with relaxation effects, making it more challenging to precisely control their multi-level storage capability. To address this, researchers have reported different multi-level programming strategies, mostly involving the precise control of analog parameters like compliance current during write operations and/or programming voltage amplitudes. Here, we present a new fully digital relaxation-aware method for tuning the conductance of analog RRAMs. The method is based on modulating digital pulse widths during erase operations while keeping other parameters fixed, and therefore requires no precise alterations to analog parameters like compliance currents or programming voltage amplitudes. Experimental results, with and without relaxation effect awareness, on a 64 RRAM 1T1R HfOx memory array of cells, fabricated in 130nm CMOS technology, indicate that it is possible to obtain 2-bit memory per cell multi-value storage at the array level, verified 1000 seconds after programming.
引用
收藏
页码:3685 / 3689
页数:5
相关论文
共 9 条
  • [1] A Fully Digital Background Calibration Technique for Pipeline Analog-to-Digital Converters
    Kanani, Ziaeddin Koozeh
    Sobhi, Jafar
    Yousefi, Mousa
    Tahmasebi, Ahmad
    ECTI-CON: 2009 6TH INTERNATIONAL CONFERENCE ON ELECTRICAL ENGINEERING/ELECTRONICS, COMPUTER, TELECOMMUNICATIONS AND INFORMATION TECHNOLOGY, VOLS 1 AND 2, 2009, : 475 - +
  • [2] A Fully Digital Background Calibration Technique for Pipeline Analog-to-Digital Converters
    Tahmasebi, A.
    Kamali, A.
    Bahar, H. Balazadeh
    Kanani, Z. D. Koozeh
    PROCEEDINGS OF THE 2009 INTERNATIONAL CONFERENCE ON SIGNAL ACQUISITION AND PROCESSING, 2009, : 225 - +
  • [3] Optimization technique for dynamic reconfiguration of programmable analog/digital arrays
    Znamirowski, L
    Palusinski, OA
    Reiser, C
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2002, 31 (01) : 19 - 30
  • [4] Optimization Technique for Dynamic Reconfiguration of Programmable Analog/Digital Arrays
    Lech Znamirowski
    Olgierd A. Palusinski
    Cornel Reiser
    Analog Integrated Circuits and Signal Processing, 2002, 31 : 19 - 30
  • [5] RADAR: A Fast and Energy-Efficient Programming Technique for Multiple Bits-Per-Cell RRAM Arrays
    Le, Binh Q.
    Levy, Akash
    Wu, Tony F.
    Radway, Robert M.
    Hsieh, E. Ray
    Zheng, Xin
    Nelson, Mark
    Raina, Priyanka
    Wong, H. -S. Philip
    Wong, Simon
    Mitra, Subhasish
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2021, 68 (09) : 4397 - 4403
  • [6] An Order-Statistics-Inspired, Fully-Digital Readout Approach for Analog SiPM Arrays
    Venialgo, E.
    Lusardi, N.
    Geraci, A.
    O'Neill, K.
    Gnecchi, S.
    Jackson, C.
    Brunner, S. E.
    Schaart, D. R.
    Charbon, E.
    2016 IEEE NUCLEAR SCIENCE SYMPOSIUM, MEDICAL IMAGING CONFERENCE AND ROOM-TEMPERATURE SEMICONDUCTOR DETECTOR WORKSHOP (NSS/MIC/RTSD), 2016,
  • [7] Low computing resource consumption fully digital foreground calibration technique for time-interleaved analog-to-digital converter
    Hu, J.
    Cao, Z.
    Zhao, L.
    Liu, S.
    An, Q.
    JOURNAL OF INSTRUMENTATION, 2020, 15 (01)
  • [8] Light-CIM: A Lightweight ADC/DAC-Fewer RRAM CIM DNN Accelerator With Fully Analog Tiles and Nonideality-Aware Algorithm for Consumer Electronics
    Zhao, Chenyang
    Fang, Jinbei
    Jiang, Jingwen
    Xue, Xiaoyong
    Zeng, Xiaoyang
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2025, 44 (02) : 602 - 612
  • [9] A Fully Digital Green LDO Regulator Dedicated for Biomedical Implant Using a Power-Aware Binary Switching Technique
    Kok, Chiang-Liang
    Huang, Qi
    Zhu, Di
    Siek, Liter
    Lim, Wei Meng
    2012 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS), 2012, : 5 - 8