Methodology for Characterizing Degradation Locations of Planar and Trench Gate SiC Power Mosfets Under Repetitive Short-Circuit Stress

被引:2
|
作者
Yang, Yi [1 ]
Yang, Mingchao [1 ]
Gu, Zhaoyuan [1 ]
Yang, Songquan [1 ]
Han, Chuanyu [1 ]
Liu, Weihua [1 ]
Geng, Li [1 ]
Hao, Yue [2 ]
机构
[1] Xi An Jiao Tong Univ, Sch Elect & Informat Engn, Dept Microelect, Xian 710049, Peoples R China
[2] Xidian Univ, Sch Microelect, Xian 710071, Peoples R China
基金
中国国家自然科学基金;
关键词
MOSFET; Degradation; Logic gates; Silicon carbide; Stress; Insulated gate bipolar transistors; Switches; Degradation location; reliability; short-circuit (SC); traps; LEVEL TRANSIENT SPECTROSCOPY; BORDER TRAPS; CAPABILITY; RELIABILITY; INSTABILITY; ROBUSTNESS; RUGGEDNESS; DEPENDENCE; INTERFACE; ISSUES;
D O I
10.1109/TPEL.2024.3426995
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Degradation of SiC power mosfets under repetitive short-circuit (SC) stress is significant to the reliability of the power systems. A deep level transient spectrum method together with split C-V method to split the trap characteristics of the SiC mosfets is proposed. The degradation details of different locations in SiC planar gate (PG) and trench gate (TG) mosfets are comprehensively studied in this article. Thus, a criterion is provided to guide the SC degradation from the aspect of traps. The main degradation of the channel region is the increase of border traps for PG mosfet and newly generated interface traps for TG mosfet. The interface traps domain the degradation in the JFET region for both devices. The degradations of gate oxide for both devices affect the channel and JFET regions especially in the first set of SC cycles. The degradation of body diode is mainly influenced by hole traps in PG mosfet, but by electron traps first then hole traps newly generated in TG mosfet. Finally, the degradation locations of PG and TG mosfets are effectively characterized. It is the first time to use the trap measurement method to separate the different degradation in every part of the devices in detail. The method proposed in this article can better reflect the failure mechanisms related to dynamics and evaluate the operation of devices effectively, which provides very useful guidance for the reliability design and utilization of SiC mosfets.
引用
收藏
页码:15056 / 15069
页数:14
相关论文
共 50 条
  • [31] Short-Circuit Performance Analysis of Commercial 1.7 kV SiC MOSFETs Under Varying Electrical Stress
    Makhdoom, Shahid
    Ren, Na
    Wang, Ce
    Wu, Yiding
    Xu, Hongyi
    Wang, Jiakun
    Sheng, Kuang
    MICROMACHINES, 2025, 16 (01)
  • [32] Investigations on the Degradations of Double-Trench SiC Power MOSFETs Under Repetitive Avalanche Stress
    Wei, Jiaxing
    Liu, Siyang
    Yang, Lanlan
    Tang, Lizhi
    Lou, Rongcheng
    Li, Ting
    Fang, Jiong
    Li, Sheng
    Zhang, Chi
    Sun, Weifeng
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2019, 66 (01) : 546 - 552
  • [33] Investigations on the Short-Circuit Degradation and its Mechanism of 1.2-KV 19-A SiC power MOSFETs
    Wang, J. L.
    Chen, Y. Q.
    He, Z. Y.
    En, Y. F.
    Xu, X. B.
    Huang, Y. R.
    Geng, K. W.
    2019 IEEE 26TH INTERNATIONAL SYMPOSIUM ON PHYSICAL AND FAILURE ANALYSIS OF INTEGRATED CIRCUITS (IPFA), 2019,
  • [34] Degradation of 650 V SiC double-trench MOSFETs under repetitive overcurrent switching stress
    Wang, Lihao
    Jia, Yunpeng
    Zhou, Xintian
    Zhao, Yuanfu
    Hu, Dongqing
    Wu, Yu
    Wang, Liang
    Li, Tongde
    Deng, Zhonghan
    MICROELECTRONICS RELIABILITY, 2022, 133
  • [35] Investigation on safe-operating-area degradation and failure modes of SiC MOSFETs under repetitive short-circuit conditions
    Zhang Z.
    Liang L.
    Fei H.
    Power Electronic Devices and Components, 2023, 4
  • [36] Test Methodology for Short-Circuit Assessment and Safe Operation Identification for Power SiC MOSFETs
    Oliveira, Joao
    Reynes, Jean-Michel
    Morel, Herve
    Frey, Pascal
    Perrotin, Olivier
    Allirand, Laurence
    Azzopardi, Stephane
    Piton, Michel
    Coccetti, Fabio
    ENERGIES, 2024, 17 (21)
  • [37] Comparison of crack resistance of two SiC MOSFETs gate geometries under short-circuit by FE simulations
    Loche-Moinet, Florent
    Theolier, Loic
    Woirgard, Eric
    8TH IEEE ELECTRON DEVICES TECHNOLOGY & MANUFACTURING CONFERENCE, EDTM 2024, 2024, : 178 - 180
  • [38] Selection Methodology for Si Power MOSFETs Used to Enhance SiC Power MOSFET Short-Circuit Capability With the BaSIC(EMM) Topology
    Kanale, Ajit
    Baliga, B. Jayant
    IEEE TRANSACTIONS ON POWER ELECTRONICS, 2021, 36 (07) : 8243 - 8252
  • [39] Degradation of SiC MOSFETs with Gate Oxide Breakdown under Short Circuit and High Temperature Operation
    Mulpuri, Vamsi
    Choi, Seungdeog
    2017 IEEE ENERGY CONVERSION CONGRESS AND EXPOSITION (ECCE), 2017, : 2527 - 2532
  • [40] A New User-Configurable Method to Improve Short-Circuit Ruggedness of 1.2-kV SiC Power MOSFETs
    Kanale, Ajit
    Baliga, B. Jayant
    IEEE TRANSACTIONS ON POWER ELECTRONICS, 2021, 36 (02) : 2059 - 2067