Efficient Ternary Logic Circuits Optimized by Ternary Arithmetic Algorithms

被引:6
作者
Zhao, Guangchao [1 ,2 ]
Zeng, Zhiwei [3 ]
Wang, Xingli [2 ]
Qoutb, Abdelrahman G. [4 ]
Coquet, Philippe [2 ,5 ]
Friedman, Eby G. [4 ]
Tay, Beng Kang [1 ,2 ]
Huang, Mingqiang [3 ]
机构
[1] Nanyang Technol Univ, Ctr Micro & Nanoelect CMNE, Sch Elect & Elect Engn, Singapore 639798, Singapore
[2] Nanyang Technol Univ, CNRS Int NTU THALES Res Alliance CINTRA, UMI 3288, Singapore 639798, Singapore
[3] Chinese Acad Sci, Shenzhen Inst Adv Technol, Shenzhen 518055, Peoples R China
[4] Univ Rochester, Dept Elect & Comp Engn, Rochester, NY 14627 USA
[5] Univ Lille, Inst Elect Microelect & Nanotechnol IEMN, CNRS UMR 8520, F-59000 Lille, France
基金
中国国家自然科学基金;
关键词
Multi-valued logic; ternary arithmetic circuits; ternary adders; ternary multipliers; CMOS based ternary logic; FIELD-EFFECT TRANSISTORS; HIGH-PERFORMANCE; SYNTHESIS METHODOLOGY; DESIGN; ADDER;
D O I
10.1109/TETC.2023.3321050
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Multi-valued logic (MVL) circuits, especially the ternary logic circuits, have attracted great attention in recent years due to their higher information density than binary logic systems. However, the basic construction method for MVL circuit standard cells and the CMOS fabrication possibility/compatibility issues are still to be addressed. In this work, we propose various ternary arithmetic circuits (adders and multipliers) with embedded ternary arithmetic algorithms to improve the efficiency. First, ternary cycling gates are designed to optimize both the arithmetic algorithms and logic circuits of ternary adders. Second, optimized ternary Boolean truth table is used to simplify the circuit complexity. Third, high-speed ternary Wallace tree multipliers are implemented with task dividing policy. Significant improvements in propagation delay and power-delay-product (PDP) have been achieved as compared with previous works. In particular, the ternary full adder shows 11 aJ PDP at 0.5 GHz, which is the best result among all the reported works using the same simulation platform. And an average PDP improvement of 36.8% in the ternary multiplier is also achieved. Furthermore, the proposed methods have been successfully explored using standard CMOS 180nm silicon devices, indicating its great potential for the practical application of ternary computing in the near future.
引用
收藏
页码:826 / 839
页数:14
相关论文
共 50 条
  • [41] AN INVESTIGATION INTO TERNARY ECL COMPARISON CIRCUITS
    吴训威
    章专
    ChineseScienceBulletin, 1991, (05) : 423 - 427
  • [42] GNRFET based Ternary Logic - Prospects and Potential Implementation
    Sandhie, Zarin Tasnim
    Ahmed, Farid Uddin
    Chowdhury, Masud
    2020 IEEE 11TH LATIN AMERICAN SYMPOSIUM ON CIRCUITS & SYSTEMS (LASCAS), 2020,
  • [43] Design implementations of ternary logic systems: A critical review
    Zahoor, Furqan
    Jaber, Ramzi A.
    Isyaku, Usman Bature
    Sharma, Trapti
    Bashir, Faisal
    Abbas, Haider
    Alzahrani, Ali S.
    Gupta, Shagun
    Hanif, Mehwish
    RESULTS IN ENGINEERING, 2024, 23
  • [44] AN INVESTIGATION INTO TERNARY ECL COMPARISON CIRCUITS
    WU, XW
    ZHANG, Z
    CHINESE SCIENCE BULLETIN, 1991, 36 (05): : 423 - 427
  • [45] Design Of Hardware Efficient High Speed Multiplier Using Modified Ternary Logic
    Vijeyakumar, K. N.
    Sumathy, V.
    Devi, M. Gayathri
    Tamilselvan, S.
    Nair, Remya R.
    INTERNATIONAL CONFERENCE ON MODELLING OPTIMIZATION AND COMPUTING, 2012, 38 : 2186 - 2195
  • [46] Design of Optimized Arithmetic Circuits for Multiplier Realization
    Veeramachaneni, Sreehari
    Srinivas, M. B.
    2013 IEEE ASIA PACIFIC CONFERENCE ON POSTGRADUATE RESEARCH IN MICROELECTRONICS & ELECTRONICS (PRIMEASIA), 2013, : 219 - 224
  • [47] Ternary Logic Dynamic CMOS Comparators
    Jin, Xinyu
    Li, Cheng
    Liu, Junbiao
    Jiang, Xiaofeng
    Zeng, Xiangbing
    EQUIPMENT MANUFACTURING TECHNOLOGY AND AUTOMATION, PTS 1-3, 2011, 317-319 : 1177 - +
  • [48] An asynchronous ternary logic signaling system
    Felicijan, T
    Furber, SB
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2003, 11 (06) : 1114 - 1119
  • [49] An Arithmetic and Logic Unit Optimized for Area and power
    Dubey, Vivechana
    Sairam, Ravimohan
    2014 FOURTH INTERNATIONAL CONFERENCE ON ADVANCED COMPUTING AND COMMUNICATION TECHNOLOGIES (ACCT 2014), 2014, : 330 - 334
  • [50] Ultra-Low Energy CNFET-Based Ternary Combinational Circuits Designs
    Jaber, Ramzi A.
    Aljaam, Jihad Mohamed
    Owaydat, Bilal N.
    Al-Maadeed, Somaya Ali
    Kassem, Abdallah
    Haidar, Ali Massoud
    IEEE ACCESS, 2021, 9 : 115951 - 115961