Efficient Ternary Logic Circuits Optimized by Ternary Arithmetic Algorithms

被引:6
|
作者
Zhao, Guangchao [1 ,2 ]
Zeng, Zhiwei [3 ]
Wang, Xingli [2 ]
Qoutb, Abdelrahman G. [4 ]
Coquet, Philippe [2 ,5 ]
Friedman, Eby G. [4 ]
Tay, Beng Kang [1 ,2 ]
Huang, Mingqiang [3 ]
机构
[1] Nanyang Technol Univ, Ctr Micro & Nanoelect CMNE, Sch Elect & Elect Engn, Singapore 639798, Singapore
[2] Nanyang Technol Univ, CNRS Int NTU THALES Res Alliance CINTRA, UMI 3288, Singapore 639798, Singapore
[3] Chinese Acad Sci, Shenzhen Inst Adv Technol, Shenzhen 518055, Peoples R China
[4] Univ Rochester, Dept Elect & Comp Engn, Rochester, NY 14627 USA
[5] Univ Lille, Inst Elect Microelect & Nanotechnol IEMN, CNRS UMR 8520, F-59000 Lille, France
基金
中国国家自然科学基金;
关键词
Multi-valued logic; ternary arithmetic circuits; ternary adders; ternary multipliers; CMOS based ternary logic; FIELD-EFFECT TRANSISTORS; HIGH-PERFORMANCE; SYNTHESIS METHODOLOGY; DESIGN; ADDER;
D O I
10.1109/TETC.2023.3321050
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Multi-valued logic (MVL) circuits, especially the ternary logic circuits, have attracted great attention in recent years due to their higher information density than binary logic systems. However, the basic construction method for MVL circuit standard cells and the CMOS fabrication possibility/compatibility issues are still to be addressed. In this work, we propose various ternary arithmetic circuits (adders and multipliers) with embedded ternary arithmetic algorithms to improve the efficiency. First, ternary cycling gates are designed to optimize both the arithmetic algorithms and logic circuits of ternary adders. Second, optimized ternary Boolean truth table is used to simplify the circuit complexity. Third, high-speed ternary Wallace tree multipliers are implemented with task dividing policy. Significant improvements in propagation delay and power-delay-product (PDP) have been achieved as compared with previous works. In particular, the ternary full adder shows 11 aJ PDP at 0.5 GHz, which is the best result among all the reported works using the same simulation platform. And an average PDP improvement of 36.8% in the ternary multiplier is also achieved. Furthermore, the proposed methods have been successfully explored using standard CMOS 180nm silicon devices, indicating its great potential for the practical application of ternary computing in the near future.
引用
收藏
页码:826 / 839
页数:14
相关论文
共 50 条
  • [31] Design and Implementation of Ternary Logic Integrated Circuits by Using Novel Two-Dimensional Materials
    Huang, Mingqiang
    Wang, Xingli
    Zhao, Guangchao
    Coquet, Philippe
    Tay, Bengkang
    APPLIED SCIENCES-BASEL, 2019, 9 (20):
  • [32] Efficient Design of Majority-Logic-Based Approximate Arithmetic Circuits
    Chu, Zhufei
    Shang, Chuanhe
    Zhang, Tingting
    Xia, Yinshui
    Wang, Lunyao
    Liu, Weiqiang
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2022, 30 (12) : 1827 - 1839
  • [34] Vertically stacked, low-voltage organic ternary logic circuits including nonvolatile floating-gate memory transistors
    Choi, Junhwan
    Lee, Changhyeon
    Lee, Chungryeol
    Park, Hongkeun
    Lee, Seung Min
    Kim, Chang-Hyun
    Yoo, Hocheon
    Im, Sung Gap
    NATURE COMMUNICATIONS, 2022, 13 (01)
  • [35] Ternary Logic Synthesis with Modified Quine-McCluskey Algorithm
    Lee, Sung-Yun
    Kim, Sunmean
    Kang, Seokhyeong
    2019 IEEE 49TH INTERNATIONAL SYMPOSIUM ON MULTIPLE-VALUED LOGIC (ISMVL), 2019, : 158 - 163
  • [36] ANALYSIS OF TERNARY SEQUENTIAL CIRCUITS BASED ON TERNARY FLIP-FLOPS
    陈偕雄
    吴浩敏
    ChineseScienceBulletin, 1990, (07) : 541 - 545
  • [37] Enabling Energy-Efficient Ternary Logic Gates using CNFETs
    Tabrizchi, Sepehr
    Sharifi, Fazel
    Badawy, Abdel-Hameed
    Saifullah, Z. M.
    2017 IEEE 17TH INTERNATIONAL CONFERENCE ON NANOTECHNOLOGY (IEEE-NANO), 2017, : 542 - 547
  • [38] Ternary DDCVSL: a combined dynamic logic style for standard ternary logic with single power source
    Azimi, Nooshin
    Mirzaee, Reza Faghih
    Navi, Keivan
    Rahmani, Amir Masoud
    IET COMPUTERS AND DIGITAL TECHNIQUES, 2020, 14 (04): : 166 - 175
  • [39] Design of optical reconfigurable balanced ternary arithmetic logic unit using MEMS based design
    Chattopadhyay, Tanay
    OPTICS COMMUNICATIONS, 2015, 356 : 123 - 135
  • [40] CNFET-based design of efficient ternary half adder and 1-trit multiplier circuits using dynamic logic
    Sardroudi, Farzin Mahboob
    Habibi, Mehdi
    Moaiyeri, Mohammad Hossein
    MICROELECTRONICS JOURNAL, 2021, 113