Efficient Ternary Logic Circuits Optimized by Ternary Arithmetic Algorithms

被引:6
|
作者
Zhao, Guangchao [1 ,2 ]
Zeng, Zhiwei [3 ]
Wang, Xingli [2 ]
Qoutb, Abdelrahman G. [4 ]
Coquet, Philippe [2 ,5 ]
Friedman, Eby G. [4 ]
Tay, Beng Kang [1 ,2 ]
Huang, Mingqiang [3 ]
机构
[1] Nanyang Technol Univ, Ctr Micro & Nanoelect CMNE, Sch Elect & Elect Engn, Singapore 639798, Singapore
[2] Nanyang Technol Univ, CNRS Int NTU THALES Res Alliance CINTRA, UMI 3288, Singapore 639798, Singapore
[3] Chinese Acad Sci, Shenzhen Inst Adv Technol, Shenzhen 518055, Peoples R China
[4] Univ Rochester, Dept Elect & Comp Engn, Rochester, NY 14627 USA
[5] Univ Lille, Inst Elect Microelect & Nanotechnol IEMN, CNRS UMR 8520, F-59000 Lille, France
基金
中国国家自然科学基金;
关键词
Multi-valued logic; ternary arithmetic circuits; ternary adders; ternary multipliers; CMOS based ternary logic; FIELD-EFFECT TRANSISTORS; HIGH-PERFORMANCE; SYNTHESIS METHODOLOGY; DESIGN; ADDER;
D O I
10.1109/TETC.2023.3321050
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Multi-valued logic (MVL) circuits, especially the ternary logic circuits, have attracted great attention in recent years due to their higher information density than binary logic systems. However, the basic construction method for MVL circuit standard cells and the CMOS fabrication possibility/compatibility issues are still to be addressed. In this work, we propose various ternary arithmetic circuits (adders and multipliers) with embedded ternary arithmetic algorithms to improve the efficiency. First, ternary cycling gates are designed to optimize both the arithmetic algorithms and logic circuits of ternary adders. Second, optimized ternary Boolean truth table is used to simplify the circuit complexity. Third, high-speed ternary Wallace tree multipliers are implemented with task dividing policy. Significant improvements in propagation delay and power-delay-product (PDP) have been achieved as compared with previous works. In particular, the ternary full adder shows 11 aJ PDP at 0.5 GHz, which is the best result among all the reported works using the same simulation platform. And an average PDP improvement of 36.8% in the ternary multiplier is also achieved. Furthermore, the proposed methods have been successfully explored using standard CMOS 180nm silicon devices, indicating its great potential for the practical application of ternary computing in the near future.
引用
收藏
页码:826 / 839
页数:14
相关论文
共 50 条
  • [21] Design of Ternary Logic Circuits using CNTFET
    Prasad, Vikash
    Banerjee, Anirban
    Das, Debaprasad
    2018 INTERNATIONAL SYMPOSIUM ON DEVICES, CIRCUITS AND SYSTEMS (ISDCS), 2018,
  • [22] COMPLEX NUMBER ARITHMETIC WITH BALANCED TERNARY LOGIC.
    Dao, Tich T.
    Davio, Marc
    Gossart, Colette
    Proceedings of The International Symposium on Multiple-Valued Logic, 1979, : 281 - 289
  • [23] REVERSIBLE/QUANTUM TERNARY ARITHMETIC LOGIC UNIT DESIGN
    Deibuk, Vitaly
    INTERNATIONAL JOURNAL OF INNOVATIVE COMPUTING INFORMATION AND CONTROL, 2016, 12 (05): : 1523 - 1533
  • [24] Design of Ternary Logic Circuits Using GNRFET and RRAM
    Shaik Javid Basha
    P. Venkatramana
    Circuits, Systems, and Signal Processing, 2023, 42 : 7335 - 7356
  • [25] Switched-current CMOS ternary logic circuits
    U.A.E. Univ, Al-Ain, United Arab Emirates
    Int J Electron, 5 (617-625):
  • [26] Synthesis of Ternary Non-Reversible Logic Circuits
    Li, Xiaoyu
    Yang, Guowu
    Zheng, Desheng
    2010 IEEE CONGRESS ON EVOLUTIONARY COMPUTATION (CEC), 2010,
  • [27] Design of Ternary Logic Circuits Using GNRFET and RRAM
    Basha, Shaik Javid
    Venkatramana, P.
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2023, 42 (12) : 7335 - 7356
  • [28] MINIMIZATION OF TERNARY LOGIC AND COMPLETE SET OF INTEGRABLE CIRCUITS
    BITRAN, M
    STRUTT, MJO
    ARCHIV FUR ELEKTRONIK UND UBERTRAGUNGSTECHNIK, 1971, 25 (08): : 387 - &
  • [29] Design And Novel Approach For Ternary And Quaternary Logic Circuits
    Mahesh, R. N. Uma
    Sudeep, J.
    2017 2ND INTERNATIONAL CONFERENCE FOR CONVERGENCE IN TECHNOLOGY (I2CT), 2017, : 1224 - 1227
  • [30] An Optimal Gate Design for the Synthesis of Ternary Logic Circuits
    Kim, Sunmean
    Lim, Taeho
    Kang, Seokhyeong
    2018 23RD ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC), 2018, : 476 - 481