Design and Analysis of a Power-Efficient Dynamic Comparator with an Improved Transconductance in Ultra-low Power SAR ADC Applications

被引:0
|
作者
Moghadam, Zahra Mehrabi [1 ]
Salehi, Mohammad Reza [1 ]
Nashta, Salman Roudgar [1 ]
Abiri, Ebrahim [1 ]
机构
[1] Shiraz Univ Technol, Dept Elect Engn, Shiraz, Iran
关键词
Dynamic comparator; Ultra-low-power; Delay time; Analog to digital converter (ADC); Ultra-Low power application; HIGH-SPEED; ENERGY-EFFICIENT; CMOS;
D O I
10.1007/s00034-024-02818-8
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents an ultra-low power comparator with minimum delay and low offset, used in successive approximation register analog-to-digital converters (SAR ADCs) for biomedical system-on-chips (SoCs). To reduce the power consumption, the proposed comparator is designed with a minimum supply voltage in the sub-threshold region. Additionally, intermediate switches are utilized in the design to serve two purposes: 1) breaking the connection between the latch and preamplifier parts during the pre-charge phase to reduce power consumption, 2) reducing the parasitic resistance of the discharge path during the evaluation phase to enhance effective transconductance of the latch (gmeff,latch\documentclass[12pt]{minimal} \usepackage{amsmath} \usepackage{wasysym} \usepackage{amsfonts} \usepackage{amssymb} \usepackage{amsbsy} \usepackage{mathrsfs} \usepackage{upgreek} \setlength{\oddsidemargin}{-69pt} \begin{document}$${g}_{meff,latch}$$\end{document}). Furthermore, the proposed design incorporates, two transistors as auxiliary paths to increase the speed of discharging in the latching process. Overall, the proposed design aims to achieve a low power and high-performance comparator simulated at a frequency of 50 kHz using TSMC 65nm CMOS technology. The post-layout simulation results show that the proposed structure enjoyed from an ultra-low power consumption of 141.4 pW as well as excellent delay and offset with 357 ns and 3.32 mV values, respectively. The occupied area of the designed layout for the proposed comparator is 106.8 mu m2 allowed us to embed it in multi-channel recording system on chips (SoCs). The Figure of Merit (FoM) of the proposed comparator is 0.000463 fVW/Hz. Moreover, the proposed comparator has been validated by using it in successive approximation conversion algorithm with a sampling frequency of 1 kS/s.
引用
收藏
页码:7498 / 7520
页数:23
相关论文
共 50 条
  • [41] An Ultra-low Power Redundant Split-DAC SA-ADC using Power-optimized Programmable Comparator
    Arian, Amir
    Hosseini-Khayat, Saied
    2012 IEEE 10TH INTERNATIONAL NEW CIRCUITS AND SYSTEMS CONFERENCE (NEWCAS), 2012, : 285 - 288
  • [42] Ultra-low power LNA design technique for UWB applications
    Saied, Ahmed M.
    Abutaleb, Mostafa M.
    Eladawy, Mohamed I.
    Ragai, Hani
    AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2018, 97 : 149 - 153
  • [43] Analyzing the impact of TFETs for ultra-low power design applications
    Kumar, Ch. Pavan
    Sivani, K.
    2016 INTERNATIONAL CONFERENCE ON ELECTRICAL, ELECTRONICS, AND OPTIMIZATION TECHNIQUES (ICEEOT), 2016, : 608 - 612
  • [44] A 2.4-GS/s Power-Efficient, High-Resolution Reconfigurable Dynamic Comparator for ADC Architecture
    Raut, Gopal
    Shah, Ambika Prasad
    Sharma, Vishal
    Rajput, Gunjan
    Vishvakarma, Santosh Kumar
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2020, 39 (09) : 4681 - 4694
  • [45] A 2.4-GS/s Power-Efficient, High-Resolution Reconfigurable Dynamic Comparator for ADC Architecture
    Gopal Raut
    Ambika Prasad Shah
    Vishal Sharma
    Gunjan Rajput
    Santosh Kumar Vishvakarma
    Circuits, Systems, and Signal Processing, 2020, 39 : 4681 - 4694
  • [46] A nanowatt ADC for ultra low power applications
    Abdelhalim, Karim
    MacEachern, Leonard
    Mahmoud, Samy
    2006 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, PROCEEDINGS, 2006, : 1507 - 1510
  • [47] A Power-Efficient Compact Pipelined ADC for ZigBee Receiver Applications
    Shi, Zuochen
    Yang, Yintang
    Li, Di
    Liu, Yang
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2016, 25 (09)
  • [48] A Power-Efficient Mixed-Signal Smart ADC Design With Adaptive Resolution and Variable Sampling Rate for Low-Power Applications
    Chen, Shih-Lun
    Villaverde, Jocelyn Flores
    Lee, Ho-Yin
    Chung, Danny Wen-Yaw
    Lin, Ting-Lan
    Tseng, Chih-Hao
    Lo, Kuei-An
    IEEE SENSORS JOURNAL, 2017, 17 (11) : 3461 - 3469
  • [49] Design of a low-power dynamic latched comparator for biomedical applications
    Tyagi, Mohit
    Mittal, Poornima
    Kumar, Parvin
    PHYSICA SCRIPTA, 2025, 100 (01)
  • [50] An Ultra-Low-Power SAR ADC with an Area-Efficient DAC Architecture
    Kamalinejad, Pouya
    Mirabbasi, Shahriar
    Leung, Victor C. M.
    2011 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2011, : 13 - 16