Design and Analysis of a Power-Efficient Dynamic Comparator with an Improved Transconductance in Ultra-low Power SAR ADC Applications

被引:0
作者
Moghadam, Zahra Mehrabi [1 ]
Salehi, Mohammad Reza [1 ]
Nashta, Salman Roudgar [1 ]
Abiri, Ebrahim [1 ]
机构
[1] Shiraz Univ Technol, Dept Elect Engn, Shiraz, Iran
关键词
Dynamic comparator; Ultra-low-power; Delay time; Analog to digital converter (ADC); Ultra-Low power application; HIGH-SPEED; ENERGY-EFFICIENT; CMOS;
D O I
10.1007/s00034-024-02818-8
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents an ultra-low power comparator with minimum delay and low offset, used in successive approximation register analog-to-digital converters (SAR ADCs) for biomedical system-on-chips (SoCs). To reduce the power consumption, the proposed comparator is designed with a minimum supply voltage in the sub-threshold region. Additionally, intermediate switches are utilized in the design to serve two purposes: 1) breaking the connection between the latch and preamplifier parts during the pre-charge phase to reduce power consumption, 2) reducing the parasitic resistance of the discharge path during the evaluation phase to enhance effective transconductance of the latch (gmeff,latch\documentclass[12pt]{minimal} \usepackage{amsmath} \usepackage{wasysym} \usepackage{amsfonts} \usepackage{amssymb} \usepackage{amsbsy} \usepackage{mathrsfs} \usepackage{upgreek} \setlength{\oddsidemargin}{-69pt} \begin{document}$${g}_{meff,latch}$$\end{document}). Furthermore, the proposed design incorporates, two transistors as auxiliary paths to increase the speed of discharging in the latching process. Overall, the proposed design aims to achieve a low power and high-performance comparator simulated at a frequency of 50 kHz using TSMC 65nm CMOS technology. The post-layout simulation results show that the proposed structure enjoyed from an ultra-low power consumption of 141.4 pW as well as excellent delay and offset with 357 ns and 3.32 mV values, respectively. The occupied area of the designed layout for the proposed comparator is 106.8 mu m2 allowed us to embed it in multi-channel recording system on chips (SoCs). The Figure of Merit (FoM) of the proposed comparator is 0.000463 fVW/Hz. Moreover, the proposed comparator has been validated by using it in successive approximation conversion algorithm with a sampling frequency of 1 kS/s.
引用
收藏
页码:7498 / 7520
页数:23
相关论文
共 50 条
  • [41] Bluetooth Communication Leveraging Ultra-Low Power Radio Design
    Abdelatty, Omar
    Chen, Xing
    Alghaihab, Abdullah
    Wentzloff, David
    JOURNAL OF SENSOR AND ACTUATOR NETWORKS, 2021, 10 (02)
  • [42] Comparison and design of dynamic comparator in 180nm SCL technology for low power and high speed Flash ADC
    Hussain, Sarfraz
    Kumar, Rajesh
    Trivedi, Gaurav
    2017 3RD IEEE INTERNATIONAL SYMPOSIUM ON NANOELECTRONIC AND INFORMATION SYSTEMS (INIS), 2017, : 139 - 144
  • [43] An improved design and simulation of low-power and area efficient parallel binary comparator
    Chua, Chang
    Kumar, R. B. N.
    MICROELECTRONICS JOURNAL, 2017, 66 : 84 - 88
  • [44] A Low-Power High-Speed Dynamic Comparator With a Transconductance-Enhanced Latching Stage
    Wang, Yao
    Yao, Mengmeng
    Guo, Benqing
    Wu, Zhaolei
    Fan, Wenbing
    Liou, Juin Jei
    IEEE ACCESS, 2019, 7 : 93396 - 93403
  • [45] DYNAMIC POWER CONSUMPTION AND DELAY ANALYSIS FOR ULTRA-LOW POWER 2 TO 1 MULTIPLEXER DESIGNS
    Kumar, Nishant
    Mittal, Poornima
    Rawat, Bhawna
    Mittal, Mudit
    ADVANCES IN ELECTRICAL AND ELECTRONIC ENGINEERING, 2021, 19 (02) : 145 - 154
  • [46] An Ultra-Low Power Self-Oscillating Mixer for WSN applications
    Kraiemia, H.
    Taris, T.
    Begueret, J-B.
    Deval, Y.
    2013 EUROPEAN MICROWAVE CONFERENCE (EUMC), 2013, : 822 - 825
  • [47] Ultra Low Power Flash ADC for UWB Transceiver Applications
    Masoumi, Mohammad
    Markert, Erik
    Heinkel, Ulrich
    Gielen, Georges
    2009 EUROPEAN CONFERENCE ON CIRCUIT THEORY AND DESIGN, VOLS 1 AND 2, 2009, : 41 - +
  • [48] Ultra low power, high resolution ADC for biomedical applications
    Hirernath, L
    Mallapur, V
    Stojcevski, A
    Singh, J
    Le, HP
    Zayegh, A
    Smart Structures, Devices, and Systems II, Pt 1 and 2, 2005, 5649 : 67 - 74
  • [49] A low-power dynamic comparator for low-offset applications
    Khorami, Ata
    Saeidi, Roghayeh
    Sachdev, Manoj
    Sharifkhani, Mohammad
    INTEGRATION-THE VLSI JOURNAL, 2019, 69 : 23 - 30
  • [50] Comparator Power Reduction in Low-Frequency SAR ADC Using Optimized Vote Allocation
    Ahmadi, Muhammad
    Namgoong, Won
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2015, 23 (11) : 2384 - 2394