Design and Analysis of a Power-Efficient Dynamic Comparator with an Improved Transconductance in Ultra-low Power SAR ADC Applications

被引:0
|
作者
Moghadam, Zahra Mehrabi [1 ]
Salehi, Mohammad Reza [1 ]
Nashta, Salman Roudgar [1 ]
Abiri, Ebrahim [1 ]
机构
[1] Shiraz Univ Technol, Dept Elect Engn, Shiraz, Iran
关键词
Dynamic comparator; Ultra-low-power; Delay time; Analog to digital converter (ADC); Ultra-Low power application; HIGH-SPEED; ENERGY-EFFICIENT; CMOS;
D O I
10.1007/s00034-024-02818-8
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents an ultra-low power comparator with minimum delay and low offset, used in successive approximation register analog-to-digital converters (SAR ADCs) for biomedical system-on-chips (SoCs). To reduce the power consumption, the proposed comparator is designed with a minimum supply voltage in the sub-threshold region. Additionally, intermediate switches are utilized in the design to serve two purposes: 1) breaking the connection between the latch and preamplifier parts during the pre-charge phase to reduce power consumption, 2) reducing the parasitic resistance of the discharge path during the evaluation phase to enhance effective transconductance of the latch (gmeff,latch\documentclass[12pt]{minimal} \usepackage{amsmath} \usepackage{wasysym} \usepackage{amsfonts} \usepackage{amssymb} \usepackage{amsbsy} \usepackage{mathrsfs} \usepackage{upgreek} \setlength{\oddsidemargin}{-69pt} \begin{document}$${g}_{meff,latch}$$\end{document}). Furthermore, the proposed design incorporates, two transistors as auxiliary paths to increase the speed of discharging in the latching process. Overall, the proposed design aims to achieve a low power and high-performance comparator simulated at a frequency of 50 kHz using TSMC 65nm CMOS technology. The post-layout simulation results show that the proposed structure enjoyed from an ultra-low power consumption of 141.4 pW as well as excellent delay and offset with 357 ns and 3.32 mV values, respectively. The occupied area of the designed layout for the proposed comparator is 106.8 mu m2 allowed us to embed it in multi-channel recording system on chips (SoCs). The Figure of Merit (FoM) of the proposed comparator is 0.000463 fVW/Hz. Moreover, the proposed comparator has been validated by using it in successive approximation conversion algorithm with a sampling frequency of 1 kS/s.
引用
收藏
页码:7498 / 7520
页数:23
相关论文
共 50 条
  • [31] A power-efficient dynamic-time current mode comparator
    Hosny, Ahmed
    Farag, Fathi A.
    Wahba, Ahmed
    Mohamed, Ahmed Reda
    AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2023, 171
  • [32] A dynamic power-efficient 4 GS/s CMOS comparator
    Dehkordi, Mehrdad Amirkhan
    Dousti, Massoud
    Mirsanei, Seyed Mehdi
    Zohoori, Soorena
    AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2023, 170
  • [33] A Low-Power and Performance-Efficient SAR ADC Design
    Mirzaie, Nahid
    Alzahmi, Ahmed
    Lin, Chung-Ching
    Kim, Insoo
    Byun, Gyung-Su
    PROCEEDINGS INTERNATIONAL SOC DESIGN CONFERENCE 2017 (ISOCC 2017), 2017, : 3 - 4
  • [34] Design of Asynchronous SAR ADC for Low Power Mixed Signal Applications
    Verma, Deeksha
    Kang, Hye Yeong
    Shehzad, Khuram
    Rehman, Muhammad Riaz Ur
    Lee, Kang-Yoon
    PROCEEDINGS INTERNATIONAL SOC DESIGN CONFERENCE 2017 (ISOCC 2017), 2017, : 222 - 223
  • [35] Ultra-low Power FinFET SRAM Cell with Improved Stability Suitable for Low Power Applications
    Birla, Shilpi
    INTERNATIONAL JOURNAL OF ELECTRONICS AND TELECOMMUNICATIONS, 2019, 65 (04) : 603 - 609
  • [36] The Design of Ultra Low Power SAR ADC for Implantable Cardioverter Defibrillator (ICD)
    Mohapatra, Satyajit
    Mohapatra, Nihar Ranjan
    2020 33RD INTERNATIONAL CONFERENCE ON VLSI DESIGN AND 2020 19TH INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS (VLSID), 2020, : 72 - 77
  • [37] Low Power Design of Asynchronous SAR ADC
    Ashraf, Ayash
    Ashraf, Shazia
    Rizvi, Navaid Zafar
    Dar, Shakeel Ahmad
    2016 INTERNATIONAL CONFERENCE ON ELECTRICAL, ELECTRONICS, AND OPTIMIZATION TECHNIQUES (ICEEOT), 2016, : 4214 - 4219
  • [38] Design and Analysis of a Current-Reuse Transmitter for Ultra-Low Power Applications
    Zheng, Le
    Yao, Hsin-Cheng
    Tzeng, Fred
    Heydari, Payam
    ISCAS: 2009 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-5, 2009, : 1317 - 1320
  • [39] Adiabatic logic-based strong ARM comparator for ultra-low power applications
    Kumar, Dinesh
    Kumar, Manoj
    MICROSYSTEM TECHNOLOGIES-MICRO-AND NANOSYSTEMS-INFORMATION STORAGE AND PROCESSING SYSTEMS, 2022, 28 (04): : 929 - 936
  • [40] Adiabatic logic-based strong ARM comparator for ultra-low power applications
    Dinesh Kumar
    Manoj Kumar
    Microsystem Technologies, 2022, 28 : 929 - 936