Design and Analysis of a Power-Efficient Dynamic Comparator with an Improved Transconductance in Ultra-low Power SAR ADC Applications

被引:0
|
作者
Moghadam, Zahra Mehrabi [1 ]
Salehi, Mohammad Reza [1 ]
Nashta, Salman Roudgar [1 ]
Abiri, Ebrahim [1 ]
机构
[1] Shiraz Univ Technol, Dept Elect Engn, Shiraz, Iran
关键词
Dynamic comparator; Ultra-low-power; Delay time; Analog to digital converter (ADC); Ultra-Low power application; HIGH-SPEED; ENERGY-EFFICIENT; CMOS;
D O I
10.1007/s00034-024-02818-8
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents an ultra-low power comparator with minimum delay and low offset, used in successive approximation register analog-to-digital converters (SAR ADCs) for biomedical system-on-chips (SoCs). To reduce the power consumption, the proposed comparator is designed with a minimum supply voltage in the sub-threshold region. Additionally, intermediate switches are utilized in the design to serve two purposes: 1) breaking the connection between the latch and preamplifier parts during the pre-charge phase to reduce power consumption, 2) reducing the parasitic resistance of the discharge path during the evaluation phase to enhance effective transconductance of the latch (gmeff,latch\documentclass[12pt]{minimal} \usepackage{amsmath} \usepackage{wasysym} \usepackage{amsfonts} \usepackage{amssymb} \usepackage{amsbsy} \usepackage{mathrsfs} \usepackage{upgreek} \setlength{\oddsidemargin}{-69pt} \begin{document}$${g}_{meff,latch}$$\end{document}). Furthermore, the proposed design incorporates, two transistors as auxiliary paths to increase the speed of discharging in the latching process. Overall, the proposed design aims to achieve a low power and high-performance comparator simulated at a frequency of 50 kHz using TSMC 65nm CMOS technology. The post-layout simulation results show that the proposed structure enjoyed from an ultra-low power consumption of 141.4 pW as well as excellent delay and offset with 357 ns and 3.32 mV values, respectively. The occupied area of the designed layout for the proposed comparator is 106.8 mu m2 allowed us to embed it in multi-channel recording system on chips (SoCs). The Figure of Merit (FoM) of the proposed comparator is 0.000463 fVW/Hz. Moreover, the proposed comparator has been validated by using it in successive approximation conversion algorithm with a sampling frequency of 1 kS/s.
引用
收藏
页码:7498 / 7520
页数:23
相关论文
共 50 条
  • [31] Design of Ultra Low Power CMOS Sigma Delta ADC for Aerospace Applications
    Kumar, Aditya
    Nath, Vijay
    PROCEEDINGS OF THE THIRD INTERNATIONAL CONFERENCE ON MICROELECTRONICS, COMPUTING AND COMMUNICATION SYSTEMS, MCCS 2018, 2019, 556 : 171 - 178
  • [32] An Ultra-Low Power Low- IF BLE Receiver for IoT Applications
    Bidabadi, Farshad Shirani
    Nagarajan, Mahalingam
    Kumar, Thangarasu Bharatha
    Chen, Anqing
    Ye, Hai
    Seng, Yeo Kiat
    2024 IEEE INTERNATIONAL CONFERENCE ON IC DESIGN AND TECHNOLOGY, ICICDT 2024, 2024,
  • [33] Design and analysis of an ultra-low-power double-tail latched comparator for biomedical applications
    Parvin Bahmanyar
    Mohammad Maymandi-Nejad
    Saied Hosseini-Khayat
    Mladen Berekovic
    Analog Integrated Circuits and Signal Processing, 2016, 86 : 159 - 169
  • [34] A Low-Power Comparator-Reduced Flash ADC Using Dynamic Comparators
    Molaei, Hasan
    Hajsadeghi, Khosrow
    2017 24TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS (ICECS), 2017, : 5 - 8
  • [35] Ultra-low power incremental delta-sigma ADC for energy harvesting sensor applications
    Jarno Salomaa
    Shiva Jamali-Zavareh
    Mika Pulkkinen
    Shailesh Singh Chouhan
    Kari Halonen
    Analog Integrated Circuits and Signal Processing, 2017, 92 : 369 - 382
  • [36] Ultra-low power incremental delta-sigma ADC for energy harvesting sensor applications
    Salomaa, Jarno
    Jamali-Zavareh, Shiva
    Pulkkinen, Mika
    Chouhan, Shailesh Singh
    Halonen, Kari
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2017, 92 (03) : 369 - 382
  • [37] Design and Investigation of the 22 nm FinFET Based Dynamic Latched Comparator for Low Power Applications
    Sarangam, K.
    Kumar, Aruru Sai
    Reddy, B. Naresh Kumar
    TRANSACTIONS ON ELECTRICAL AND ELECTRONIC MATERIALS, 2024, 25 (02) : 218 - 231
  • [38] Study and Analysis of Low Power Dynamic Comparator
    Kushwaha, Ritesh Kumar
    Kumar, Prem
    Karuppanan, P.
    ADVANCES IN VLSI, COMMUNICATION, AND SIGNAL PROCESSING, 2020, 587 : 435 - 449
  • [39] Energy and time-efficient circuitry of bat-bootstrap and comp-lifier for ultra-low power SAR-ADC
    Faheem, Muhammad Yasir
    Zhong, Shun'an
    Azeem, Muhammad Basit
    Wang, Xinghua
    CIRCUIT WORLD, 2023, 49 (03) : 335 - 346
  • [40] Analysis and Design Methodology of RF Energy Harvesting Rectifier Circuit for Ultra-Low Power Applications
    Xu, Ziyue
    Khalifa, Adam
    Mittal, Ankit
    Nasrollahpourmotlaghzanjani, Mehdi
    Etienne-Cummings, Ralph
    Sun, Nian Xiang
    Cash, Sydney S.
    Shrivastava, Aatmesh
    IEEE OPEN JOURNAL OF CIRCUITS AND SYSTEMS, 2022, 3 : 82 - 96