Design and Analysis of a Power-Efficient Dynamic Comparator with an Improved Transconductance in Ultra-low Power SAR ADC Applications

被引:0
|
作者
Moghadam, Zahra Mehrabi [1 ]
Salehi, Mohammad Reza [1 ]
Nashta, Salman Roudgar [1 ]
Abiri, Ebrahim [1 ]
机构
[1] Shiraz Univ Technol, Dept Elect Engn, Shiraz, Iran
关键词
Dynamic comparator; Ultra-low-power; Delay time; Analog to digital converter (ADC); Ultra-Low power application; HIGH-SPEED; ENERGY-EFFICIENT; CMOS;
D O I
10.1007/s00034-024-02818-8
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents an ultra-low power comparator with minimum delay and low offset, used in successive approximation register analog-to-digital converters (SAR ADCs) for biomedical system-on-chips (SoCs). To reduce the power consumption, the proposed comparator is designed with a minimum supply voltage in the sub-threshold region. Additionally, intermediate switches are utilized in the design to serve two purposes: 1) breaking the connection between the latch and preamplifier parts during the pre-charge phase to reduce power consumption, 2) reducing the parasitic resistance of the discharge path during the evaluation phase to enhance effective transconductance of the latch (gmeff,latch\documentclass[12pt]{minimal} \usepackage{amsmath} \usepackage{wasysym} \usepackage{amsfonts} \usepackage{amssymb} \usepackage{amsbsy} \usepackage{mathrsfs} \usepackage{upgreek} \setlength{\oddsidemargin}{-69pt} \begin{document}$${g}_{meff,latch}$$\end{document}). Furthermore, the proposed design incorporates, two transistors as auxiliary paths to increase the speed of discharging in the latching process. Overall, the proposed design aims to achieve a low power and high-performance comparator simulated at a frequency of 50 kHz using TSMC 65nm CMOS technology. The post-layout simulation results show that the proposed structure enjoyed from an ultra-low power consumption of 141.4 pW as well as excellent delay and offset with 357 ns and 3.32 mV values, respectively. The occupied area of the designed layout for the proposed comparator is 106.8 mu m2 allowed us to embed it in multi-channel recording system on chips (SoCs). The Figure of Merit (FoM) of the proposed comparator is 0.000463 fVW/Hz. Moreover, the proposed comparator has been validated by using it in successive approximation conversion algorithm with a sampling frequency of 1 kS/s.
引用
收藏
页码:7498 / 7520
页数:23
相关论文
共 50 条
  • [1] Ultra-low power comparator with dynamic offset cancellation for SAR ADC
    Xin, Xin
    Cai, Jueping
    Xie, Ruilian
    Wang, Peng
    ELECTRONICS LETTERS, 2017, 53 (24) : 1572 - 1574
  • [2] Modified SR Latch in Dynamic Comparator for Ultra-low Power SAR ADC
    Sharuddin, Iffa
    Lee, L.
    2015 IEEE INTERNATIONAL CIRCUITS AND SYSTEMS SYMPOSIUM (ICSYS), 2015, : 151 - 154
  • [3] An Improved Dynamic Latch Comparator with Low Power Consumption for SAR ADC Applications
    Mounika, Phanidarapu
    Verma, Deeksha
    Lee, Kang-Yoon
    2022 19TH INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2022, : 43 - 44
  • [4] Design of Low Power and Improved tlatch Comparator for SAR ADC
    Sharuddin, Iffa
    Lee, L.
    2014 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS), 2014, : 631 - 634
  • [5] Ultra-Low Power Delta Sampling SAR ADC for Sensing Applications
    Yang, Yongkui
    Goh, Wang Ling
    Zhou, Jun
    Cheong, Jia Hao
    Liu, Xin
    PROCEEDINGS OF THE 2015 IEEE INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC), 2015, : 213 - 216
  • [6] Design Approaches of Ultra-Low Power SAR ADC for Biomedical Systems - A Review
    Aneesh, K.
    Manoj, G.
    Sam, S. Shylu
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2022, 31 (12)
  • [7] ANALYSIS OF POWER CONSUMPTION SAR-ADC DYNAMIC COMPARATOR
    Rusli, Julie R.
    Salleh, Noor Shelida
    Isa, Masnita M.
    Tan, K. Y.
    Shafie, Suhaidi
    JURNAL TEKNOLOGI, 2016, 78 (5-9): : 1 - 6
  • [8] An ultra-low power SAR ADC with voltage window technique
    Wang Z.-F.
    Ning N.
    Wu S.-Y.
    Du L.
    Jiang M.
    Yan X.-Y.
    Wang W.
    Ning, Ning (ning_ning@uestc.edu.cn), 1600, Chinese Institute of Electronics (44): : 211 - 215
  • [9] Design and Analysis of Low Power and High-Speed Dynamic Comparator with Transconductance Enhanced in Latching Stage for ADC Application
    Yadav, Anurag
    Wairya, Subodh
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2024, 33 (11)
  • [10] Ultra-low Power Current Comparator*
    Perumalla, Subrahmanyam
    Mandal, Pradip
    2023 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, ISCAS, 2023,