Efficient Error-Tolerant Computation: Static Segmented Multipliers with Inner Approximation

被引:0
作者
Manikandababu, C. S. [1 ]
Jagadeeswari, M. [1 ]
Janani, R. [1 ]
Banu, M. Nausath [1 ]
机构
[1] Sri Ramakrishna Engn Coll, Dept ECE, Coimbatore, Tamil Nadu, India
来源
2024 INTERNATIONAL CONFERENCE ON ADVANCES IN COMPUTING, COMMUNICATION AND APPLIED INFORMATICS, ACCAI 2024 | 2024年
关键词
Least Significant Bit; Most Significant Bit; Static Segmented Multiplier; Normalized Mean Error Distance; Electronic design automation; COMPRESSORS;
D O I
10.1109/ACCAI61061.2024.10602240
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
A comprehensive study of Static Segmented Multipliers with inner approximation is presented in this research, including both signed and unsigned variations. The paper presents a unique segmentation strategy designed for unsigned multipliers to improve performance optimization. An efficient error-correcting mechanism has also been created to reduce hardware costs and eliminate approximation mistakes. The suggested correction approach results in SSMs having beneficial properties compared to current approximation multipliers. This is especially obvious in power usage vs tradeoff graphs of Normalized Mean Error Distance and Mean Relative Error Distance. Comparing the inner approximation SSMs to traditional techniques, the former shows reduced power and area usage. Moreover, real-world application experiments in classification and image processing confirm that SSMs are appropriate for jobs requiring error tolerance. The paper highlights the potential of Static Segmented Multipliers with inner approximation as dependable and effective computational solutions for digital circuits, providing a fair compromise between hardware prices, power efficiency, and error performance.
引用
收藏
页数:7
相关论文
共 16 条
[1]  
Ahmadinejad M., 2021, IEEE Trans. Emerg. Topics Comput.
[2]   Approximate Floating-Point Multiplier based on Static Segmentation [J].
Di Meo, Gennaro ;
Saggese, Gerardo ;
Strollo, Antonio G. M. ;
De Caro, Davide ;
Petra, Nicola .
ELECTRONICS, 2022, 11 (19)
[3]   Fast Binary Counters and Compressors Generated by Sorting Network [J].
Guo, Wenbo ;
Li, Shuguo .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2021, 29 (06) :1220-1230
[4]   Small Constant Mean-Error Imprecise Adder/Multiplier for Efficient VLSI Implementation of MAC-Based Applications [J].
Javadi, Mohammad Haji Seyed ;
Yalame, Mohammad Hossein ;
Mahdiani, Hamid Reza .
IEEE TRANSACTIONS ON COMPUTERS, 2020, 69 (09) :1376-1387
[5]   Approximate Arithmetic Circuits: A Survey, Characterization, and Recent Applications [J].
Jiang, Honglan ;
Santiago, Francisco Javier Hernandez ;
Mo, Hai ;
Liu, Leibo ;
Han, Jie .
PROCEEDINGS OF THE IEEE, 2020, 108 (12) :2108-2135
[6]  
Johnson A., 2022, P INT C COMP ARCH
[7]  
Kalaiselvi A, 2023, International Research Journal of Modernization in Engineering Technology and Science, V5, P701
[8]   Design and Analysis of Approximate 4-2 Compressors for High-Accuracy Multipliers [J].
Kong, Tianqi ;
Li, Shuguo .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2021, 29 (10) :1771-1781
[9]   Dual segmentation approximate multiplier [J].
Li, Ling ;
Hammad, Issam ;
El-Sankary, Kamal .
ELECTRONICS LETTERS, 2021, 57 (19) :718-720
[10]   A Retrospective and Prospective View of Approximate Computing [Point of View} [J].
Liu, Weiqiang ;
Lombardi, Fabrizio ;
Shulte, Michael .
PROCEEDINGS OF THE IEEE, 2020, 108 (03) :394-399