A comprehensive analysis of ultra low power GNRFET based 20T hybrid full adder for computing applications

被引:2
作者
Arora, Sneha [1 ]
Tripathi, Suman Lata [1 ]
机构
[1] Lovely Profess Univ, Sch Elect & Elect Engn, Phagwara, India
关键词
hybrid full adder; pass-transistor logic; low power applications; GNRFET; synopsys HSPICE; DESIGN; LOGIC; XOR;
D O I
10.1088/1402-4896/ad5c0b
中图分类号
O4 [物理学];
学科分类号
0702 ;
摘要
In an era where energy efficiency is as important as computational speed, this paper introduces a new full adder circuit design that effectively integrates dynamic power gathering (DPG) power conservation benefits with XOR-XNOR pass-transistor logic (PTL) area and performance efficiencies using graphene nanoribbon field-effect transistors. GNRFETs are useful for digital logic due to their high carrier mobility and tunable bandgap. The paper describes the circuit's seamless transition full adder response, demonstrating the tri-mode dynamic power gating strategy capacity to reduce static power depletion. The proposed hybrid full adder performs well with 7.76 nW power consumption, 481 ps latency, and 3.73 aJ PDP. This reduces power consumption by 99.9%, delay by 99.0%, and PDP by 99.8% compared to other adders. The effects of temperature, voltage, Noise immunity and Carry Forward Adders integration on power, delay, and PDP are also analysed, proving the design's robustness. The adaptability of our full adder architecture allows its implementation in more complicated arithmetic and logic units, indicating a scalable and energy-efficient paradigm for future integrated circuits.
引用
收藏
页数:22
相关论文
共 28 条
  • [1] Design and analysis of a novel low-power and energy-efficient 18T hybrid full adder
    Amini-Valashani, Majid
    Ayat, Mehdi
    Mirzakuchaki, Sattar
    [J]. MICROELECTRONICS JOURNAL, 2018, 74 : 49 - 59
  • [3] Anjaneyulu B., 2024, e-Prime-Advances in Electrical Engineering, Electronics and Energy, V8, DOI [10.1016/j.prime.2024.100516, DOI 10.1016/J.PRIME.2024.100516]
  • [4] Arora Sneha, 2022, Journal of Physics: Conference Series, DOI 10.1088/1742-6596/2327/1/012011
  • [5] Arora S., 2022, 2022 IEEE INT C EL D, P284, DOI [10.1109/EDKCON56221.2022.10032958, DOI 10.1109/EDKCON56221.2022.10032958]
  • [6] A Radiation-Hardened CMOS Full-Adder Based on Layout Selective Transistor Duplication
    Azimi, Sarah
    De Sio, Corrado
    Sterpone, Luca
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2021, 29 (08) : 1596 - 1600
  • [7] High-Speed and Energy-Efficient Carry Skip Adder Operating Under a Wide Range of Supply Voltage Levels
    Bahadori, Milad
    Kamal, Mehdi
    Afzali-Kusha, Ali
    Pedram, Massoud
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2016, 24 (02) : 421 - 433
  • [8] Bajpai P, 2017, 2017 2ND INTERNATIONAL CONFERENCE ON TELECOMMUNICATION AND NETWORKS (TEL-NET), P291
  • [9] Fully Nonvolatile Hybrid Full Adder Based on SHE plus STT-MTJ/CMOS LIM Architecture
    Barla, Prashanth
    Joshi, Vinod Kumar
    Bhat, Somashekara
    [J]. IEEE TRANSACTIONS ON MAGNETICS, 2022, 58 (09)
  • [10] Hybrid Logical Effort for Hybrid Logic Style Full Adders in Multistage Structures
    Basireddy, Hareesh-Reddy
    Challa, Karthikeya
    Nikoubin, Tooraj
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2019, 27 (05) : 1138 - 1147