A Combinational Logic Optimization Method for Large-Scale SFQ Circuits

被引:0
作者
Lin, Qun [1 ,2 ]
Yang, Shucheng [2 ,3 ]
Weng, Bicong [2 ,3 ]
Ren, Jie [2 ,3 ]
机构
[1] Shanghai Univ, Shanghai 200444, Peoples R China
[2] Chinese Acad Sci, Shanghai Inst Microsyst & Informat Technol SIMIT, Shanghai 200050, Peoples R China
[3] Univ Chinese Acad Sci Beijing, Beijing 100049, Peoples R China
基金
国家重点研发计划; 中国国家自然科学基金;
关键词
Logic gates; Logic; Circuits; Libraries; Hardware design languages; Superconductivity; Superconducting logic circuits; Boolean gates; logic optimization; single flux quantum (SFQ); technology mapping;
D O I
10.1109/TASC.2024.3454314
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This work aims to optimize the superconducting single flux quantum (SFQ) combinational logic synthesis process to cope with the scaling up of superconducting SFQ integration. The majority of current research is based on ABC logic synthesis methods, which do not support multioutput logic gates, including mapping dual data flip-flop, resettable D flip-flop with clear, and their variants. Therefore, in the combinational logic optimization stage, we propose a local optimization method to search for specific logic in Boolean expressions by performing the characteristic representation of matrices to achieve technology mapping for multioutput SFQ gates. Moreover, we use multioutput logic gates to replace the redundant logic in the circuit. We illustrate the operation of our approach on ISCAS benchmark circuits. By adopting our proposed methodology, the performance, power consumption, and area performance of SFQ circuits are improved, which also increases the efficiency of our cell library utilization.
引用
收藏
页数:8
相关论文
共 17 条
[1]  
ABC, A System for sequential synthesis and verification
[2]  
Brayton R, 2010, LECT NOTES COMPUT SC, V6174, P24, DOI 10.1007/978-3-642-14295-6_5
[3]   Rapid Single Flux Quantum T-flip flop operating up to 770 GHz [J].
Chen, W ;
Rylyakov, AV ;
Patel, V ;
Lukens, JE ;
Likharev, KK .
IEEE TRANSACTIONS ON APPLIED SUPERCONDUCTIVITY, 1999, 9 (02) :3212-3215
[4]  
Drake C., 2015, SciPy, P25, DOI 10.25080/Majora-7b98-3ed-004
[5]   Design and Verification of SFQ Cell Library for Superconducting LSI Digital Circuits [J].
Gao, Xiaoping ;
Qiao, Qi ;
Wang, Mingliang ;
Niu, Minghui ;
Liu, Huanli ;
Maezawa, Masaaki ;
Ren, Jie ;
Wang, Zhen .
IEEE TRANSACTIONS ON APPLIED SUPERCONDUCTIVITY, 2021, 31 (05)
[6]   A new design methodology for single-flux-quantum (SFQ) logic circuits using passive-transmission-line (PTL) wiring [J].
Kameda, Yoshio ;
Yorozu, Shinichi ;
Hashimoto, Yoshihito .
IEEE TRANSACTIONS ON APPLIED SUPERCONDUCTIVITY, 2007, 17 (02) :508-511
[7]   Automatic Single-Flux-Quantum (SFQ) Logic Synthesis Method for Top-Down Circuit Design [J].
Kameda, Yoshio ;
Yorozu, Shinichi ;
Hashimoto, Yoshihito .
7TH EUROPEAN CONFERENCE ON APPLIED SUPERCONDUCTIVITY (EUCAS'05), 2006, 43 :1179-1182
[8]  
Katam N, 2017, IEEE INT SUPERCOND E
[9]   Logic Optimization, Complex Cell Design, and Retiming of Single Flux Quantum Circuits [J].
Katam, Naveen Kumar ;
Pedram, Massoud .
IEEE TRANSACTIONS ON APPLIED SUPERCONDUCTIVITY, 2018, 28 (07)
[10]   SFQmap: A Technology Mapping Tool for Single Flux Quantum Logic Circuits [J].
Pasandi, Ghasem ;
Shafaei, Alireza ;
Pedram, Massoud .
2018 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2018,